

### Workshops

Sunday, June 16, 1:00 PM - 5:30 PM

**Standing Workshop: Open-Source Design** 

1:00 PM, Tapa 1

Advancing SoC Design: Open-Source and ML-Driven Approaches in the Cloud

- Cloud bursting an EDA workload with ML-driven technique for future SoC development, by Dr. Wachirawit Ponghiran and Dr. Jinwook Jung (IBM Research)
- **Generative Al-based EDA for SoC,** by Dr. Rongjian Liang (NVIDIA)
- Chipyard: An Open-Source Design, Simulation, and Implementation Framework for Custom RISC-V SoCs, by Sagar Karandikar (UC Berkeley)
- ESP: An Open-Source Platform for Agile SoC Design, by Dr. Luca Carloni (Columbia University)
- AMS generation frameworks: an industry perspective, by Dr. Cooper Levy (Intel)
- Agile SoC Design With OpenROAD and Proprietary Flows: A Retrospective, by Dr. Austin Rovinski (NYU)
- Agile-X: democratization base of innovative semiconductor technology, by Dr. Makoto Ikeda (University of Tokyo)
- Freshmen through Ph.D. students experience open-source tape-out: successes and pitfalls, by Dr. Mark Johnson (Purdue University)

# Circuits Workshop 1: High-Performance Mixed-Signal Circuits: Recent Art Balancing the Analog vs. Digital

1:00 PM, Tapa 3

The aim of this workshop is to gather prominent figures in the field to discuss recent advancements in mixed-signal circuits for high-speed / high-accuracy applications, including PLLs, ADCs, DACs, and more. Our focus lies on high-performance systems, specifically on achieving the optimal balance between pure analog performance and the integration of digital assistance / calibration to maximize system-level performance. We strive to provide the audience with a view and examples of how real-world designs (ADCs, PLLs, DACs) partition/budget their performance between raw-analog and digitally-assisted, showing what criteria are normally followed in these decisions. A secondary goal would be to comment on some of the techniques that are exploited on each side (analog, digital) to enable and realize such partitioning.

Moderators: Jorge Lagos, imec and Tetsuya Iizuka, The University of Tokyo

- PLLs, by Bogdan Staszewski, UCD
- DACs, by Martin Clara. Intel
- ADCs, by Huseyin Dinc, Analog Devices

# **Technology Workshop 2: Novel Metals and Advanced Interconnects**

3:15 PM, Tapa 2

Organizers: Christoph Adelmann, Zsolt Tőkei, imec

- Novel Metals for Advanced Interconnects, Christoph Adelmann, Imec
- An industry perspective of beyond Cu, alternative metal interconnects, Christopher Jezewski, Intel

- Replacing Tungsten and Copper by Molybdenum in logic technology, Vamsi Paruchuri, ASM International
- The search for new materials for interconnects < 10 nm, Daniel Gall, Rensselaer Polytechnic Institute
- Opportunities and challenges of intermetallic compounds for future interconnects, Junichi Koike, Tohoku University
- Intercalated Graphene for Advanced Interconnects, Kaustav Banerjee, Destination 2D and University of California Santa Barbara
- Interconnect Technology/System Co-Design for VLSI Logic and Memory Systems, Chenyun Pan
- University of Texas at Arlington

# Circuits Worshop 2: BioSensory Breakthroughs: Pioneering the Future of Health Tech

3:30 PM, Tapa 3

This workshop session discusses the forefront of sensor technology and bioelectronics integration. Dr. Drew Hall (UCSD) explores the future of injectable biosensors, while Dr. Mahsa Shoaran (EPFL) discusses low-power Al-driven neural interfaces. Dr. Minkyu Je (KAIST) presents low-power bioimpedance measurement techniques, and Dr. Sufi Zafar (IBM) focuses on miniaturized biosensors. Dr. Ken Shepard (Columbia University) explores CMOS bioelectronics for efficient implantables, and Dr. Ada Poon (Stanford University) introduces a battery-free sticker-like reader for wireless passive sensors. These presentations collectively highlight the transformative potential of sensor technologies across diverse applications.

- Injectable Biosensors: Is there a future? Drew Hall, UCSD
- Low-Power AI-Driven Neural Interfaces for Treating Brain Disorders, Mahsa Shoaran, EPFL
- Low-Power Bioimpedance Measurement Techniques for Sensing and Imaging, Minkyu Je, KAIST
- Silicon Device based miniaturized biosensors for Healthcare & IoT, Sufi Zafar, IBM
- CMOS bioelectronics for volumetrically efficient implantables, Ken Shepard, Columbia University
- A Battery-free Sticker-like Reader for Wireless Passive Sensors, Ada Poon, Stanford University

### **Short Courses**

### **Circuits Short Course**

Monday, June 17, 8:20 a.m. – 5:00 p.m. Tapa 2

# **Circuits and Systems for Heterogeneous Integration**

Organizers: C. Tokunaga, Intel, T. Nezuka, MIRISE Technologies, N. Kocaman, Broadcom, K. Nii, TSMC

### 8:30 a.m.

# Advanced Packaging Enabling Heterogeneous Integration, Liwei Wang, AMD

**Abstract:** The exploding demand for computation spans from the cloud to the edge, and from artificial intelligence (AI) to 5G communications, is driving the technology and design innovations beyond what Moore's law can support with raw silicon scaling. As is widely known, silicon technology node introductions have been slowing down and simultaneously delivering less benefit, while at the same time the costs per yielded mm2 of silicon are going up. This is particularly challenging because the semiconductor industry has thrived on delivering more performance and features in each Si node generation. With these trends, the cost per transistor will stop scaling in the next few years, which creates notable economic headwinds

to meeting the demand. The next aspect of the slowdown in node introductions is that scaling factors are diverging between different intellectual property (IP) types, with static random-access memory (SRAM) and especially analog circuits lagging well behind the scale factors of logic. This leads to the chip-level view of area scaling where, with a mix of logic, SRAM, and analog content, it's not feasible to shrink chip designs appreciably toward the end of this decade. The trillion-dollar question is how to architect, design, and build future systems that solve these challenges. The answer is increasingly clear that heterogeneous integration of the modular, multi-chip design/chiplets is a fundamental enabler.

### 9:20 a.m.

# I/O design considerations for die-to-die interface, Yoshinori Nishi, NVIDIA

**Abstract:** Today's advanced systems feature multiple chips and chiplets on interposers, using technologies commercially known as EMIB, CoWoS, InFO, FOCoS, and several others from multiple sources. These 2D/2.5D structures require ultra-dense I/O PHYs to deliver a large amount of data between dies over a distance of a few millimeters without adding much power and area penalty to each die. In this talk, we will highlight several important use-cases of chiplets for AI and data centers, along with ongoing standardization efforts and the latest trends in I/O circuit designs for die-die interface.

### 10:10 a.m. Break

### 10:30 a.m.

**Directions, Challenges and Opportunities in Heterogeneous Integration and Packaging,** Chris Pelto, Intel **Abstract:** In this tutorial we will focus on the evolution, current value and future scaling opportunities of heterogeneously integrated (HI) advanced packaging architectures which continue to define technology envelopes. HI is a powerful, crucial enabler for the continued growth of computing and communication performance. Advanced packaging technologies are critical enablers of HI because of their importance as compact, power efficient platforms. A roadmap of the future generated as part of an industry-academic collaboration will be discussed in this context to highlight the opportunities generated by HI. Opportunities in physical interconnect scaling, an important part of the HI Roadmap will be discussed in detail. We will also discuss the impact of package features on high speed IO and broadly describe challenges in power delivery, cooling, manufacturing and design.

### 11:20 a.m.

# Heterogenous integration for automotive ICs, Hubert Bode, NXP

**Abstract:** Heterogenous integrated systems have a long history in automotive electronics. Automotive system requirements are illustrated and examples of heterogenous systems are given. Factors influencing (heterogenous) systems and their architectures are discussed. Formerly monolithic devices are now more and more build as heterogenous systems. This is caused by car architecture evolvement influencing what silicon technologies can be used effectively. Examples of heterogenous systems with partitioning and subsystem interfaces are shown. System aspects versus the automotive requirements and considerations arising out of the heterogeneous integration are discussed. An outlook is given about the car OEM's vision of future car control systems.

### 12:10 p.m. Lunch

### 1:20 p.m.

# Wafer Scale System Integration Technology, Kuo-Chung Yee, TSMC Abstract:

In recent years, advanced packaging has taken center stage of the semiconductor industry to pursue ever more energy efficient, high-performance, and cost-effective electronic systems. While wafer scale system integration technology (WSSIT) is going through revolutionary technology advances across mobile computing and HPC/AI computing applications. Such wafer scale system integration technologies include wafer scale fan-out PoP in smart mobile system, wafer scale fan-out on substrate in networking, wafer scale 2.5D interposer package in HPC/AI, wafer scale 3D chip on wafer stack in HBM, 3D V-cache, and 3D wafer on wafer stack in CIS and power delivery. Wafer scale integration features high yield, fine pitch, high density interconnects and tight integration between chiplets, leveraging installed capacity of advanced wafer-based tools & materials, design & process know-hows to enable IC-ized manufacturing with fine process control, monitor, and robust integrity. This presentation will introduce the main wafer scale integration technologies in mobile and HPC/AI applications, featuring the figure of merits (aka EEPAC) on architecture, integration process, and interconnect of various electronics compute systems. Design considerations and process challenges of WSSIT will also be discussed.

# 2:10 p.m.

# Advancements in Co-Packaging and Co-Integration Technologies for High-Performance Memory Systems, Kyungryun Kim, Samsung

Abstract: This course presents a comprehensive examination of co-packaging and co-integration technologies for high-performance memory systems, highlighting their pivotal roles in system performance and efficiency. Due to advancements in 2.5D packaging technologies, memory and computation dies are co-packaged and connected with higher bandwidth than ever. Silicon interposer technology enables a higher bandwidth connection between memory and computation dies via densely integrated I/O lines, while die stacking technology, using through-silicon vias (TSVs) and micro-bumps, brings a large amount of memory closer to a computation die. These solutions not only provide higher performance and density but also better power efficiency via tight memory connections. As a next step, 3D packaging technologies are being developed to allow even tighter connections between memory and computation dies. In this configuration, multiple memory dies will be mounted on and connected to a computation die via TSVs and micro-bumps, and this architecture possibly enables the shortest and widest connection path between memory and computation dies. The final step of co-packaging and cointegration will involve integrating computational logic into a memory die, a so-called Processing-in-Memory (PIM) technology. This technology has emerged as a pivotal, promising solution to reduce latency and power consumption by offloading logic operations to memory. As an interim solution, the concept of custom High Bandwidth Memory (CHBM), where custom computation logic is integrated into an HBM buffer die, has emerged. Many companies are actively exploring the potential differentiation via cointegration of logic and memory based on the CHBM architecture.

# 3:00 p.m. Break

### 3:20 p.m.

**Evolution and Future of Heterogenous 3D Integrated Circuits and their Design using EDA Tools,** David Stratman, Cadence

**Abstract:** The past twenty years have introduced multiple waves of novel 2.5D/3D integrated circuit design, implementation, fabrication, and packaging techniques to the semiconductor industry. While some approaches have found commercial adoption and success, others remain niche and seemingly forever waiting for mainstream deployment. This paper is an introduction to the layered history of why these

three-dimensional constructs have evolved to help overcome the slowing scaling of Moore's law, the growing cost of manufacturing advanced ICs, and the increasing complexity of chip design. In addition to cataloging the various 3DIC approaches, we will also discuss the electronic design automation (EDA) industry's role in enabling the current state of the art, and goals towards driving the future. The pace of innovation in the 3DIC space has accelerated over the last five years with the industry's embrace of chiplets and growing ability to stack or bridge integrated circuits from different process nodes and even different foundries. These exciting trends and the advent of new EDA platforms and AI-driven design techniques are shaping the future of 3DIC.

### 4:10 p.m.

Integrated Power Delivery and Management Technologies for Heterogenous Integrated Systems, Hanh-Phuc Le, UCSD

Abstract: The semiconductor industry is betting its future of next generation microelectronic systems on heterogeneous integration (HI) for more performance density, particularly in in data center, autonomous vehicle, and mobile applications. To support this irreversible direction, it is very important to have adequate advanced technologies that can help meet the increasingly demanding requirements for integrated power delivery in terms of efficiency, size, reliability, and cost while addressing the need to simultaneously support many supply rails, large input/output voltage differences, and high output current density. In this talk, the speaker will describe a set of integrated power delivery and management techniques and technologies that could be strong candidates to address this need, including integrated power delivery architectures, advanced converter topologies, integrated passive devices, packaging strategies, and other technologies on the horizon. An example of a 2-stage HI power delivery will also be included.

# **Technology Short Course**

Monday, June 17, 8:25 a.m. – 4:50 p.m. Tapa 3

### Advanced VLSI technologies for next generation computing

Organizers: Yue Liang, Nvidia; Shosuke Fujii, Kioxia

### 8:30 a.m.

### CMOS Device Scaling for Power-Performance - Key Physics and Challenges, Jeff Wu, TSMC

Abstract: Along with doubling of components on a microchip every two years following Moore's law, the overall performance and power efficiency have also improved exponentially over the years, thanks to CMOS device scaling which has been the work horse behind the phenomenal performance gain. Key considerations in device architecture and design to optimize power-performance are discussed. Physics emerging or becoming more important in the extremely scaled devices will be highlighted and illustrated.

### 9:20 a.m.

Innovations of Material and Process Engineering in the Angstrom Era for Advanced CMOS Logic Technology, Veeraraghavan Basker, Applied Materials

**Abstract:** The relentless pursuit of Moore's Law scaling has led to the emergence of the Angstrom era. 3D device architectures, such as gate-all-around (GAA) transistors, provide enhanced control and scalability. Process advancements include EUV lithography, atomic layer deposition & etching, and directed self-assembly deposition enabling precise control at the atomic scale. These innovations overcome fundamental limitations, delivering significant improvements in power, performance, area & cost (PPAC)

as well as facilitating continuous advancement in CMOS technology for next generation computing applications.

This short course explores the pivotal role of material and process advancements in the Angstrom era pushing the boundaries of advanced logic CMOS technology. Firstly, it delves into the current state-of-art GAA nanosheet (NS) technology and the key challenges. Various process and device solutions to extend GAA NS for upcoming technology nodes will be discussed. The synergistic effects of integrating material and process innovations leading to enhanced device performance, reduced power consumption and area scaling in GAA NS technology will be addressed. Furthermore, this course will examine the 3D CFET/Stacked-FET architecture and its fabrication options. It will also highlight the recent progress of monolithic-CFET (m-CFET) in the industry. Lastly, key unit process bottlenecks will be illustrated in a generic m-CFET flow.

### 10:10 a.m. Break

### 10:30 a.m.

Integration Challenges for Pitch Scaling in Advanced BEOL Interconnects, Hirokazu Aizawa, TEL

**Abstract:** Since the introduction of device chips with copper (Cu) interconnects in 1997, this technology has been the backbone for Back-End-of-Line (BEOL) of logic devices, and it has evolved with improved metallization and integration schemes to keep pace with Moore's law. However, concerns have arisen regarding the technological constraints of Cu damascene interconnects due to continuous pitch scaling. Consequently, intensive research and development efforts are underway for the next generation of interconnect technology, exploring alternative metals and subtractive interconnect methods.

This short course aims to provide a comprehensive overview of the technical challenges associated with Cu damascene interconnects amid advanced pitch scaling. It will also discuss potential technical solutions and offer insights into the future of interconnect technology.

### 11:20 a.m.

Functional Backside: past, present, and STCO future, James Myers, IMEC

**Abstract:** Since the end of Dennard scaling, power density has become a prime concern in future technology roadmaps. Design technology co-optimization (DTCO) research has shown that using the backside of the wafer to bring power delivery networks (PDNs) closer to the transistors has significant benefits for logic density and power integrity. Now that foundries have announced support for backside PDN in future nodes, what additional functionality could be migrated or added to the backside? What system level problems could this solve? System technology co-optimization (STCO) is required to answer these questions and can propose new technology options tailored to the differing requirements of mobile, GPU, server or wearables. Eventually, the roadmap may evolve towards a complex heterogeneous device stack that is very disruptive to future designs – CMOS 2.0.

# 12:10 p.m. Lunch

## 1:20 p.m.

**In-memory-computing with emerging memories,** J. Joshua Yang, University of Southern California **Abstract:** The rapid advancement of machine learning and artificial intelligence is propelling a pressing need for dramatically enhanced computing power, prompting the exploration of innovative computing paradigms such as in-memory computing (IMC). IMC offers a solution to the diminishing cost-effectiveness of transistor scaling and the inherent inefficiencies of traditional non-von Neumann computing

architectures in dealing with big data. This short course will discuss the special requirements on memory devices for IMC applications. It evaluates various resistive switching materials (RSMs) based on different physical principles, including redox reactions, phase transitions, spin-polarized tunneling, and ferroelectric polarization, to discern their suitability for IMC applications. Redox-reaction-based RSMs, as the most advanced among these four for IMC, will be used as an example to reveal insights into the fundamental concepts, existing challenges, and potential solutions. Additionally, it offers glimpses into chip-level demonstrations showcasing the practical implications of these emerging memories.

# 2:10 p.m.

Opportunities to break through limit and to enable prolongation of DRAM, Hui-Jung Kim, Samsung Electronics

Abstract:For several decades, many efforts on a VLSI technology have been made to increase the bit-density of the dynamic random access memory (DRAM), which successfully enabled a scaling down of the DRAM nodes to sub-20 nm. The success relies on structural innovations in a small dimension, among the most critical examples as (I) a recessed channel array transistor (RCAT) and a buried channel array transistor (BCAT) have facilitated vertical channel length with reliable switching performances in a small dimension, (II) an implement of BL isolation from other electrodes in one pitch of cell array structure, (III) storage capacitors, a hexagonal arrays and supporter structure expands the charge storage efficiency without a leaning of capacitor nodes in high-aspect-ratio-capacitor. However, as the scaling down continues the further reduction of the design rule to sub-10nm, DRAM will be threatened because the allowed lateral space has a limitation on characteristics of cell transistors, coupling noises of inter-wires resulting in RC delay, and charge isolation in storage capacitors.

This presentation will explore challenges in scaling of conventional 6F2 as mentioned above, and innovative opportunities which are 4F2 vertical channel transistor (VCT), vertically stacked DRAM (VSDRAM) cell structure and other candidates as structural solutions to break through scaling limit, including essential technologies on integration processes to implement.

# 3:00 p.m. Break

# 3:20 p.m.

**Metrology & Inspection: Past, Present, and Future,** Byoungho Lee, Hitachi High-Tech**Abstract:** Metrology&Inspection was "a good to have" process until the late 2000s. However, as process miniaturization entered below 100nm and NAND devices became 3D structures, the perception of the MI process changed to "a must have". Currently, device development research and major process monitoring in HVM cannot be carried out without the help of MI. However, many people still do not understand exactly what MI is, and even if they do, it is very basic and often leads to misunderstandings. This training seeks to understand the basic concept of MI and its evolution. Based on this, we would like to analyze trends in MI technology and explain future directions.

### 4:10 p.m.

# Silicon photonics for high bandwidth optical I/O, Haisheng Rong, Intel Labs

**Abstract:**Traditional electrical off-package I/O solutions for high-value compute silicon (e.g., CPUs, GPUs, FPGAs, and ASICs) are facing enormous scaling challenges in meeting the ever-increasing bandwidth demands. Silicon Photonics is one of the most promising technologies to circumvent these challenges and provides a viable path for high bandwidth density and energy-efficient optical-compute-interconnect. This talk will focus on high-speed silicon photonic DWDM transceivers with integrated lasers, optical amplifiers,

silicon modulators, and photodetectors co-packaged with CMOS electronic drivers and receivers to meet future optical I/O demands for AI/ML.

### **Demo Session & Reception**

5:30 PM, Tapa 1

## **Opening and Plenary I**

Tuesday, June 18 8:00 AM, Tapa 1-3

Chairpersons: V. Narayanan, IBM

R. Kapusta, Analog Devices

8:00 a.m. Welcome and Opening Remarks and Awards

G. Jurczak, Lam Research

B. Nikolić, University of California, Berkeley

### P1.1 - 8:35 AM

Making Sense at the Edge (Invited). Ahmad Bahai, Texas Instruments, SVP & CTO

Semiconductor technology provides the foundation for advanced embedded sensing and actuating technologies across a broad range of applications enabling data driven intelligent systems. Advances in nanotechnology, analog and digital signal processing, embedded/edge machine learning algorithms, connectivity and battery technology have enabled high performance sensing and actuation which was inaccessible a decade ago. Yet in many sensing and actuating modalities, nature offers a significantly more efficient edge computing sensory solution leveraging the hierarchical physical, analog and digital signal processing to optimize performance and energy consumption. In this talk, we review some examples of low power adaptive biosensors as well as bio inspired sensor fusion and how they inspire innovative new devices, circuits and ML systems for intelligent sensing and actuating.

### P1.2 - 9:15 AM

**Mobility Evolution: Electrification and Automation (Invited),** Kazuoki Matsugatani, DENSO Corporation, Senior Director, R&D Center

The automotive industry faces two challenges: environmental impact reduction and safety enhancement. Particularly, efforts to achieve zero CO2 emissions and zero traffic fatalities are urgent issues for the coming decade. Electrification, the transition from internal combustion engines to electric motors, profoundly alters vehicle mechanics. Automation, transferring driving control from humans to computers, integrates software and information technologies into the vehicle system. In both electrification and automation, semiconductor devices' evolution is key. For electrification, the power device managing current from the battery to the motor is crucial for inverter operation. Additionally, an analog sensing device measuring current to and from the battery delivers essential data regarding the battery's state of charge and health. As for automation, various sensors – including camera, radar, lidar and sonar – that monitor outside and inside of the vehicle are required. Furthermore, high-performance computers and wireless communication devices are required to process sensor data, establish a connection between the vehicle and an external network, and control the vehicle on behalf of the human driver. This plenary talk will introduce and explain the functions of these semiconductor devices.

# **Session T1: Technology Highlights**

10:15 AM, Tapa 1-3

Co-Chairs: Ben Colombeau, Applied Materials

Toshifumi Irisawa, National Institute of AIST

10:15 AM

An Intel 3 Advanced FinFET Platform Technology for High Performance Computing and SOC T1.1 Product Applications, Walid Hafez<sup>1</sup>, D Abanulo<sup>1</sup>, M Abdelkader<sup>1</sup>, S An<sup>1</sup>, C Auth<sup>1</sup>, D Bahr<sup>1</sup>, V Balakrishnan<sup>1</sup>, R Bambery<sup>1</sup>, M Beck<sup>1</sup>, S Bhowmick<sup>1</sup>, J Biggs-houck<sup>1</sup>, J Birdsall<sup>1</sup>, D Caselli<sup>1</sup>, H.-Y. Chang<sup>1</sup>, Y Chang<sup>1</sup>, R Chaudhuri<sup>1</sup>, S Chauhan<sup>1</sup>, C Chen<sup>1</sup>, V Chikarmane<sup>1</sup>, K Chikkadi<sup>1</sup>, T Chu<sup>1</sup>, C Connor<sup>1</sup>, R DeAlba<sup>1</sup>, Y Deng<sup>1</sup>, D Diana<sup>1</sup>, Y Dong<sup>1</sup>, P Elfick<sup>1</sup>, T Elko-hansen<sup>1</sup>, B Fallahazad<sup>1</sup>, Y Fang<sup>1</sup>, D Gala<sup>1</sup>, C Geppert<sup>1</sup>, S Govindaraju<sup>1</sup>, H Grunes<sup>1</sup>, L Guler<sup>1</sup>, Z Guo<sup>1</sup>, A Gupta<sup>1</sup>, M Hattendorf<sup>1</sup>, S Havelia<sup>1</sup>, J Hazra<sup>1</sup>, A Islam<sup>1</sup>, A Jain<sup>1</sup>, S Jaloviar<sup>1</sup>, M Jamil<sup>1</sup>, M Jang<sup>1</sup>, M Kabir<sup>1</sup>, J Kameswaran<sup>1</sup>, E Karl<sup>1</sup>, S Kelgeri<sup>1</sup>, A Kennedy<sup>1</sup>, C Kilroy<sup>1</sup>, J Kim<sup>1</sup>, Y Kim<sup>1</sup>, D Krishnan<sup>1</sup>, G Lee<sup>1</sup>, H.-P. Lee<sup>1</sup>, Q Li<sup>1</sup>, H Lin<sup>1</sup>, A Luk<sup>1</sup>, Y Luo<sup>1</sup>, P Macfarlane<sup>1</sup>, A Mamun<sup>1</sup>, K Marla<sup>1</sup>, D Mayeri<sup>1</sup>, E Mckenna<sup>1</sup>, A Miah<sup>1</sup>, K Mistry<sup>1</sup>, M Mleczko<sup>1</sup>, S Moon<sup>1</sup>, D Nardi<sup>1</sup>, S Natarajan<sup>1</sup>, J Nathawat<sup>1</sup>, C Nolph<sup>1</sup>, C Nugroho<sup>1</sup>, P Nyhus<sup>1</sup>, A Oni<sup>1</sup>, P Packan<sup>1</sup>, D Pak<sup>1</sup>, A Paliwal<sup>1</sup>, R Pandey<sup>1</sup>, I Paredes<sup>1</sup>, K Park<sup>1</sup>, L Paulson<sup>1</sup>, A Pierre<sup>1</sup>, P Plekhanov<sup>1</sup>, C Prasad<sup>1</sup>, R Ramaswamy<sup>1</sup>, J Riley<sup>1</sup>, J Rode<sup>1</sup>, R Russell<sup>1</sup>, S Ryu<sup>1</sup>, H Saavedra<sup>1</sup>, T Salisbury<sup>1</sup>, J Sandford<sup>1</sup>, F Shah<sup>1</sup>, K Shang<sup>1</sup>, P Shekhar<sup>1</sup>, A Shu<sup>1</sup>, E Skoug<sup>1</sup>, J Sohn<sup>1</sup>, J Song<sup>1</sup>, M Sprinkle<sup>1</sup>, J Su<sup>1</sup>, A Tan<sup>1</sup>, T Troeger<sup>1</sup>, R Tsao<sup>1</sup>, A Vaidya<sup>1</sup>, C Wallace<sup>1</sup>, X Wang<sup>1</sup>, H Wang<sup>1</sup>, C Ward<sup>1</sup>, S Wickramaratne<sup>1</sup>, T Wu<sup>1</sup>, Z Xia-hua<sup>1</sup>, S Xu<sup>1</sup>, P Yashar<sup>1</sup>, J Yaung<sup>1</sup>, Y Yu<sup>1</sup>, M Zilm<sup>1</sup>, B Grimm<sup>1</sup>, M Bhargava<sup>1</sup>, M Wills<sup>1</sup>, C Destefano<sup>1</sup>, D Garg<sup>1</sup>, B Sell<sup>1</sup>Intel

An advanced Intel 3 FinFET technology is presented that has been optimized to provide 10% logic scaling, a full node of performance improvement and improved reliability compared to Intel 4. Through transistor enhancements, interconnect optimization, and design co-optimizations up to 18% performance gain at iso-power is achieved over Intel 4.

# 10:40 AM

T1.2 Highly Manufacturable Self-Aligned Direct Backside Contact (SA-DBC) and Backside Gate Contact (BGC) for 3-dimensional Stacked FET at 48nm Gate Pitch, Jaehyun Park<sup>1</sup>, Juhun Park<sup>1</sup>, Kyuman Hwang<sup>1</sup>, Jinchan Yun<sup>1</sup>, Dahye Kim<sup>1</sup>, Sungil Park<sup>1</sup>, Jejune Park<sup>1</sup>, Jinwook Yang<sup>1</sup>, Jae Won Jeong<sup>1</sup>, Chuljin Yun<sup>1</sup>, Jinho Bae<sup>1</sup>, Sam Park<sup>1</sup>, Daihong Huh<sup>1</sup>, Sanghyeon Kim<sup>1</sup>, Seungeun Baek<sup>1</sup>, Suk Yang<sup>1</sup>, Inhae Zoh<sup>1</sup>, Junghan Lee<sup>1</sup>, Tae-sun Kim<sup>1</sup>, Younsu Ha<sup>1</sup>, Sun-Jung Lee<sup>1</sup>, Sang Wuk Park<sup>1</sup>, Bong Jin Kuh<sup>1</sup>, Daewon Ha<sup>1</sup>, Sangjin Hyun<sup>1</sup>, Su Jin Ahn<sup>1</sup>, Jaihyuk Song<sup>1</sup> Samsung Electronics

In this study, we have demonstrated 3-Dimensional Stacked FET (3DSFET) with Self-Aligned Direct Backside Contact (SA-DBC) and Back-side Gate Contact (BGC) in 48nm gate pitch, which is the smallest dimension and the world's first demonstration reported so far. Simultaneous threshold voltage (Vt) targeting for both n- and pFET in common gate and n/pconnection with vertical common contact were also verified in addition to our previous report [1]. As a result, we believe that the most of key components for ultimate cell height scaling of 3DSFET has been verified to continue the logic technology scaling beyond 1nm node.

### 11:05 AM

**T1.3** A confined storage nitride 3D-NAND cell with WL airgap for cell-to-cell interference reduction and improved program performances, Davide Resnati<sup>1</sup>, Gianpietro Carnevale<sup>1</sup>, Shyam Surthi<sup>1</sup>, Chris Carlson<sup>1</sup>, Matthew Thorum<sup>1</sup>, Terry Kim<sup>1</sup>, Emilio Camerlenghi<sup>1</sup>, Richard Hill<sup>1</sup>Micron Technology, Inc.

We demonstrated a confined storage nitride (SN) 3D-NAND cell with an innovative process flow including WL airgap formation. Airgaps strongly reduced WL parasitic capacitance which translates into better program time (t<sub>prog</sub>) performances. A complete device characterization has been carried out on a test memory array. We measured substantial cell-to-cell interference (C2C) improvements and lateral charge loss (LCL) reduction, which make this cell a key enabler of further tier pitch (TP) scaling in future 3D-NAND arrays. Program-erase (PE) window limitations due to trapped charge confinement were also addressed by TCAD modeling, showing that PE window can be recovered by SN film thickness changes with no C2C penalty.

### 11:30 AM

**T1.4** On the extreme scaling of transistors with monolayer MoS<sub>2</sub> channel, Terry Y.T. Hung<sup>1</sup>, Wen-Chia Wu<sup>1,2</sup>, D. Mahaveer Sathaiya<sup>1</sup>, Edward Chen<sup>1</sup>, Chen-Feng Hsu<sup>1</sup>, Walker Yun<sup>1</sup>, Hsiang-Chi Hu<sup>2</sup>, Bo-Heng Liu<sup>3</sup>, T.Y. Lee<sup>1</sup>, Chi-Chung Kei<sup>3</sup>, Wen-Hao Chang<sup>2</sup>, Jin Cai<sup>1</sup>, Jeff Wu<sup>1</sup>, Chung-Cheng Wu<sup>1</sup>, H.-S. Philip Wong<sup>1</sup>, Chao-Hsin Chien<sup>2</sup>, Chao-Ching Cheng<sup>1</sup>, Iuliana P. Radu<sup>1</sup>TSMC, <sup>2</sup>NYCU, <sup>3</sup>TIRI

2D transition metal dichalcogenides (TMDs) show promise for transistor scaling, but their on-scale performance had not been proven yet. This work demonstrates contact length ( $L_C$ ) scaling while holding a low contact resistance ( $R_C$ ) down to 11 nm. Channel length ( $L_{CH}$ ) scaling shows  $I_{ON}$  can increase down to at least 12 nm with low  $R_C$ . The very scaled ( $I_{CH}$  = 19 nm and  $I_{C}$  = 12 nm) MoS<sub>2</sub> transistor with Sb-based metal contact has current density of ~1130 mA/mm at  $I_{DS}$  = 1 V, and a low  $I_{CD}$  of ~190  $I_{CM}$  mm. These scaled transistors, processed within a back-end-of-line (BEOL) thermal budget, do not exhibit subthreshold swing (S.S.) degradation or observable drain-induced barrier lowering (DIBL) down to  $I_{CH}$  = 12 nm.

### 11:55 AM

**T1.5** First Demonstration of Fully Integrated 16 nm Half-Pitch Selector Only Memory (SOM) for Emerging CXL Memory, Myoungsub Kim<sup>1</sup>, Yooncheol Bae<sup>1</sup>, Jaehyuk Park<sup>1</sup>, Jeongho Yeon<sup>1</sup>, Hyungjoon Shim<sup>1</sup>, Sehyun Jin<sup>1</sup>, Hyunsoo Kim<sup>1</sup>, Sangchul Oh<sup>1</sup>, Gapsok Do<sup>1</sup>, Dongyeol Yun<sup>1</sup>, Hyung Dong Lee<sup>1</sup>, David Ahn<sup>1</sup>, Junghun Lee<sup>1</sup>, Muhui Park<sup>2</sup>, Junghyuk Yoon<sup>2</sup>, Jeongho Yi<sup>2</sup>, Taekseung Kim<sup>2</sup>, Gain Park<sup>2</sup>, Seoungju Chung<sup>2</sup>, Junho Cheon<sup>2</sup>, Sujin Chae<sup>1</sup>, Namkyun Park<sup>1</sup>, Kyunghoon Kim<sup>2</sup>, Dongyean Oh<sup>1</sup>, Jaeyun Yi<sup>1</sup>, Seonyong Cha<sup>1</sup> R&D, SK hynix Inc., <sup>2</sup>DRAM Development, SK hynix Inc.

In this study, understanding the switching mechanisms of selector only memory (SOM) led to implementation of TCAD, and advanced materials and processes were developed based on the optimized core circuit design and write-read scheme in the first fully integrated 16 nm half-pitch SOM for emerging Compute Express Link $^{\text{TM}}$  (CXL) memory. We have achieved read window margin (RWM, 750 mV) including product-level raw bit error rate (RBER) and reliability such as drift-related persistency, read disturbance (RDT), high temperature data retention (>10 years at 125  $^{\circ}$ C) and cycle endurance (For median values, read >10 $^{9}$ , write >10 $^{8}$ , and write >10 $^{7}$  cycles for RBER 200 ppm).

Session C1: Wireline Circuits 10:15 AM, Honolulu 1

Co-Chairs: Harold Pilo, Synopsys

Hisakatsu Yamaguchi, Fujitsu Ltd.

### 10:15 AM

C1.1 A 246-fJ/b 13.3-Tb/s/mm Single-Ended Current-Mode Transceiver with Crosstalk Cancellation for Shield-Less Short-Reach Interconnect, Jaeho Lee<sup>1</sup>, Kyongsu Lee<sup>1</sup>, Jae-Yoon Sim<sup>1</sup>, Seon-Kyoo Lee<sup>1</sup> POSTECH

This paper presents a 20-Gb/s/line current-mode transceiver for dense short-reach on-chip interconnect. The transceiver achieves a systematic crosstalk cancellation by balancing the crosstalk induced by capacitive and inductive coupling. The transceiver implemented in a 40nm CMOS technology shows an energy efficiency of 246fJ/b and an edge bandwidth density of 13.3Tb/s/mm. 10:40 AM

C1.2 A 2 X 56 Gb/s Single-Ended Orthogonal PAM-7 Transceiver with Encoder-Based Channel-Independent Crosstalk Cancellation in 28-nm CMOS, Xuxu Cheng<sup>1</sup>, Hongzhi Wu<sup>1</sup>, Liping Zhong<sup>1</sup>, Weitao Wu<sup>1</sup>, Quan Pan<sup>1</sup>Southern University of Science and Technology

This paper presents a  $2 \times 56$  Gb/s single-ended transceiver (TRX) with a channel-independent crosstalk cancellation scheme. The encoder-based crosstalk cancellation scheme (EB-XTC) encodes 2 uncorrelated PAM-4 signals to a pair of orthogonal PAM-7 signals that eliminates strong crosstalk noise in the closely coupled differential channel. The proposed TRX consists of an encoding transmitter (TX) that transmits the orthogonal PAM-7 signal with crosstalk immunity, and a decoding receiver (RX) that recovers the PAM-7 signal to PAM-4 signals. A tailless push-pull driver is proposed to enhance the linearity and signal-tonoise ratio (SNR) of the PAM-7 signal. The prototype chips are fabricated in 28-nm CMOS and achieve 56 Gb/s/pin with crosstalk immunity up to -2 dB and insertion loss compensation up to 35 dB. The overall power efficiency is 1.8 pJ/b.

#### 11:05 AM

**C1.3** A **56-Gb/s 17-mW NRZ Receiver in 0.018 mm²,** Kshitiz Tyagi¹, Behzad Razavi¹ ¹University of California Los Angeles

An NRZ receiver incorporates new architecture and circuit techniques to achieve a low power and area consumption. Realized in 28-nm CMOS technology, the full-rate RX operates at 56 Gb/s with a bit error rate less than 10<sup>-12</sup> for a channel loss of over 25 dB at 28 GHz.

### 11:30 AM

C1.4 A 200-Gb/s PAM-4 transmitter with 1.6-Vppd output swing and clock skew correction in 12-nm FinFET, Boyang Zhang\*1,2, Zhifei Wang\*1,2, Zeze Feng¹,2, Tianchen Ye¹,2, Bingyi Ye¹,2, Zixu Wang¹,2, Weixin Gai¹,2

<sup>1</sup>Peking University, <sup>2</sup>Beijing Advanced Innovation Center for Integrated Circuits

This work demonstrates a 200-Gb/s PAM-4 transmitter with 1.6-Vppd output swing in 12-nm FinFET technology. Novel pulse generators are proposed to reduce jitter by two orders of magnitude. The quadrature clock generator is capable of detecting and correcting three types of clock skews including duty-cycle error, quadrature error, and differential error. The power efficiency of the transmitter is 3.32 pJ/bit and the active area is 0.116 mm<sup>2</sup>.

### 11:55 AM

C1.5 A 0.88pJ/bit 112Gb/s PAM4 Transmitter with 1V<sub>ppd</sub> Output Swing and 5-Tap Analog FFE in 7nm FinFET CMOS, Zeynep Toprak Deniz<sup>1</sup>, Timothy O. Dickson<sup>1</sup>, Martin Cochet<sup>1</sup>, Jonathan Proesel<sup>2</sup>, John F. Bulzacchelli<sup>1</sup>, Herschel Ainspan<sup>1</sup>, Matthias Braendli<sup>1</sup>, Thomas Morf<sup>1</sup>, Michael Beakes<sup>1</sup>, Mounir Meghelli<sup>1</sup> IBM Reserach, <sup>2</sup>Nubis Communications

A  $0.88 \, \text{pJ/bit} \, 112 \, \text{Gb/s} \, \text{PAM4}$  transmitter is reported in 7nm FinFET CMOS with  $1V_{\text{ppd}}$  output amplitude. The quarter-rate TX architecture implements a 5-tap analog FFE using tap extension circuitry, which permits higher FFE tap count than conventional quarter-rate architectures without requiring complex clocking. A key feature of the FFE construction is the use of fully re-assignable CML driver segments among FFE taps, which allows a reduced number of segments for lower capacitance and higher driver bandwidth.

Co-Chairs: Stephen Brink, Texas Instruments

Shuichi Nagai, Panasonic Industry Co., LTD

### 10:15 AM

C2.1 A Monolithic Low- $I_{LEAK}$  Cross-Coupled GaN Driver with  $\Delta\Phi$ -Reduced EMI-Rejecter for 21.51dB $\mu$ V-EMI-Reduction and 1/10x filter-capacitor, Shi-Jun Zeng¹, Hsing-Yen Tsai¹, Yu-Teng Liang¹, Ke-Horng Chen¹, Kuo-Lin Zheng², Chih-Chen Li³¹EE, National Yang Ming Chiao Tung University, ²Chip-GaN Power Semiconductor Corporation, ³MediaTek, Hsinchu, Taiwan

The proposed  $\Delta\Phi$ -reduced EMI rejecter reduces the EMI amplitude of 21.51dB $\mu$ V, passes CISPR25 specification, and reduces the filter capacitor by 1/10 times, thereby reducing the PCB size. The peak efficiency is 94.5%. In a 400V-to-48V conversion, the output power is 240W (=48V\*5A) and meets the USB PD 3.1 standard.

### 10:40 AM

**C2.2** A Monolithic GaN-based Gate Driver for LLC-SRC with Three-Phase Startup Clamping Achieving **23.2μA I**<sub>Q</sub> and **98.6% Peak Efficiency**, Chi-Yu Chen¹, Tz-Wun Wang¹, Po-Jui Chiu¹, Sheng-Hsi Hung¹, Chang-Lin Go¹, Xiao-Quan Wu¹, Yu-Ting Huang¹, Ke-Horng Chen¹, Kuo-Lin Zheng², Ying-Hsi Lin³, Shian-Ru Lin³, Tsung-Yen Tsai³ ¹EE, National Yang Ming Chiao Tung University, ²Chip-GaN Power Semiconductor Corporation, ³Realtek Semiconductor

To meet Energy Star and 80 Plus Titanium standards, the hybrid gate driver reduces the quiescent current to  $23.2\mu A$  by reducing GaN leakage current. The auto-precharge technique can reduce the leakage current from a few milliamperes to  $60.4\mu A$ , resulting in an efficiency greater than 92% at the entire output load.

### 11:05 AM

C2.3 A Fully Integrated 48-V GaN Driver Using Parallel-Multistep-Series Reconfigurable Switched-Capacitor Bank Achieving 7.7nC/mm<sup>2</sup> On-Chip Bootstrap Driving Density, Xuchu Mu<sup>1</sup>, Yang Jiang<sup>1</sup>, Rui Martins<sup>1</sup>, Pui-In Mak<sup>1</sup>\*University of Macau

This work presents a fully integrated switched-capacitor (SC) floating-domain gate driver with enhanced driving capability and reduced charge-sharing loss. The proposed driver employs a reconfigurable SC bank (RSCB) to achieve multistep gate driving and minimized bootstrapping capacitance ( $C_{BST}$ ) area cost. An autonomous switching control determines the reconfiguration of the proposed RSCB by comparing the sensed gate-to-source transient voltage with a triggering level. Fabricated using a 180-nm SOI BCD process, the prototype supports a switching frequency of up to 6MHz and a 48V input for a half-bridge GaN testbench, occupying only 0.048mm² of on-chip bootstrap capacitance. The measured delivered gate charge over the  $C_{BST}$  area reaches up to 7.7nC/mm², making a 38-fold improvement over conventional techniques, also achieving a 16.2 times reduction in the required  $C_{BST}$  area compared to prior designs when driving the same power devices.

### 11:30 AM

**C2.4** A ±100A Auto-Calibration Current Sensor with 80V Pulse-Width Modulation Attenuation and **0.15% Gain Error,** Yu-Teng Liang<sup>1</sup>, Shi-Jun Zeng<sup>1</sup>, Yu-Tse Shih<sup>1</sup>, Ke-Horng Chen<sup>1</sup>, Kuo-Lin Zheng<sup>2</sup>, Chih-Chen Li<sup>3</sup> <sup>1</sup>EE, National Yang Ming Chiao Tung University, <sup>2</sup>Chip-GaN Power Semiconductor Corporation, <sup>3</sup>MediaTek, Hsinchu, Taiwan

The proposed in-line current sensor uses a  $0.1 m\Omega$  sense resistor to achieve high efficiency. It can withstand input voltages up to 80V through a high-voltage chopper and handle large common-mode transients

(20V/ns) through enhanced pulse-width-modulation attenuation stage. The gain error is reduced to within  $\pm 0.15\%$ . Input noise density reduces to 12nV/VHz.

### 11:55 AM

C2.5 A 12V-to-1V 100A Inverted Pyramid Trans-Inductor Voltage Regulator Converter with 93.6% High Efficiency and Fast Transient Response, Yu-Chen Kuo<sup>1</sup>, Ke-Horng Chen<sup>1</sup>, Hong-Teng Wu<sup>1</sup>, Guan-Ye Chen<sup>1</sup>, Kuo-Lin Zheng<sup>2</sup>, Chih-Chen Li<sup>3</sup> <sup>1</sup>EE, National Yang Ming Chiao Tung University, <sup>2</sup>Chip-GaN Power Semiconductor Corporation, <sup>3</sup>MediaTek, Hsinchu, Taiwan

This paper proposes an inverted pyramid trans-inductor voltage regulator converter that can offer significant benefits, including extended duty cycle, reduced power loss, and lower voltage stress. It achieves a peak efficiency of 93.6%, a maximum output current of 100A, and attains an  $8\mu$ s recovery time for a  $90A/1\mu$ s load transition.

# Session C3: AI/ML Accelerators and CiM

10:15 AM, Honolulu 3

Co-Chairs: Jaydeep Kulkarni, University of Texas at Austin

Masano Yamaoka, Hitachi, Ltd.

10:15 AM

C3.1 122.7 TOPS/W Stdcell-Based DNN Accelerator Based on Transition Density Data Representation, Clock-Less MAC Operation, Pseudo-Sparsity Exploitation in 40 nm, Animesh Gupta<sup>1</sup>, Japesh Vohra<sup>1</sup>, Viveka Konandur Rajanna<sup>1</sup>, Massimo Alioto<sup>1</sup>National University of Singapore

A DNN whose activation magnitude is represented by digital transition density is introduced for low energy, under the proposed Dyadic Digital Transition Modulation (DDTM). MAC operations are simplified into transition counting, enabling 1) activation pseudo-sparsity for lower energy, 2) clock-less neuron operation via simple up-down asynchronous counters. >100 TOPS/W in 40 nm stdcell design is on par with recent in-memory DNNs.

### 10:40 AM

C3.2 FSNAP: An Ultra-Energy-Efficient Few-Spikes-Neuron based Reconfigurable SNN Processor Enabling Unified On-Chip Learning and Accuracy-Driven Adaptive Time-Window Tuning, Ruixin Mao<sup>1</sup>, Lin Tang<sup>1</sup>, Zihan Xia<sup>1</sup>, Zhaomin Zhang<sup>1</sup>, Aoyu Shen<sup>1</sup>, Yu Long<sup>1</sup>, Jinhong Guo<sup>2</sup>, Yunpeng He<sup>3</sup>, Lai Zhang<sup>3</sup>, Shujuan Wang<sup>3</sup>, Liang Zhou<sup>1</sup>, Liang Chang<sup>1</sup>, Shanshan Liu<sup>1</sup>, Jun Zhou<sup>1</sup> University of Electronic Science and Technology of China, <sup>2</sup>Shanghai Jiao Tong University, <sup>3</sup>Chipintelli Technology Co., Ltd

This paper presents an ultra-energy-efficient few-spikes-neuron (FSN) based reconfigurable spiking neural network (SNN) processor enabling unified on-chip learning and accuracy-driven adaptive time-window tuning. Fabricated in 55nm CMOS process, the proposed design outperforms state-of-the-art designs in accuracy, energy efficiency (up to ×84) and speedup (up to ×740) for same or similar application tasks.

# 11:05 AM

C3.3 ETCIM: An Error-Tolerant Digital-CIM Processor with Redundancy-Free Repair and Run-Time MAC and Cell Error Correction, Yiqi Wang<sup>1</sup>, Zhen He<sup>1</sup>, Chenggang Zhao<sup>1</sup>, Zihan Wu<sup>1</sup>, Mingyu Gao<sup>1</sup>, Huiming Han<sup>1</sup>, Shaojun Wei<sup>1</sup>, Yang Hu<sup>1</sup>, Fengbin Tu<sup>2</sup>, Shouyi Yin<sup>1</sup> Tsinghua University, <sup>2</sup>The Hong Kong University of Science and Technology

This work presents an Error-Tolerant digital Computing-in-Memory (CIM) processor ETCIM. It has three key features to solve the hard error correction overhead, soft error correction incompatibility and latency problem of traditional methods on digital CIM: 1) A Fault-Adaptive CIM Initializer (FACI) and input feeder reduce the hard error repair overhead by up to 8.47x power and 18.16x area savings. 2) A Block-wise ECC

(BW-ECC) CIM suits digital CIM's structure and corrects soft multiply-accumulation (MAC) errors; 3) A Progressive Cell Error Corrector (PCEC) hides soft cell error correction latency during computation, reducing the total latency by up to 96.8%.

### 11:30 AM

C3.4 A 28nm 4170-TFLOPS/W/b and 195-TFLOPS/mm²/b Multiply-Free Fully-Digital Floating-Point Compute-In-Memory Macro with Mitchell's Approximation, Ruiqi Guo¹, Xiaofeng Chen¹, Lei Wang¹, Fengbin Tu², Shaojun Wei¹, Yang Hu¹, Shouyi Yin¹¹Tsinghua University, ²Hong Kong University of Science and Technology

This work presents a SRAM-based digital-domain compute-in-memory (DCIM) macro with three contributions: 1) A floating-point DCIM structure to convert bit-serial multiplication into bit-parallel addition by Mitchell Approximate Multiply (MAM); 2) A Mitchell MAC unit with optimized full-adder, adder-tree and 2's complement unit to achieve higher area efficiency; 3) A DCIM bank with latches to save dynamic power by exploiting sparse MAM results. The fabricated 28-nm DCIM achieves 65.15 TFLOPS/W energy efficiency and 3.04 TFLOPS/mm² area efficiency for BF16; it is 4170TFLOPS/W/b, 195TFLOPS/mm²/b, normalized per bit.

### 11:55 AM

C3.5 A 278-514M Event/s ADC-Less Stochastic Compute-In-Memory Convolution Accelerator for Event Camera, Jiyue Yang<sup>1</sup>, Alexander Graening<sup>1</sup>, Wojciech Romaszkan<sup>1</sup>, Vinod Kurian Jacob<sup>1</sup>, Puneet Gupta<sup>1</sup>, Sudhakar Pamarti<sup>1</sup> University of California, Los Angeles

We present a Compute-In-Memory (CIM) convolution accelerator for object tracking applications using event camera, which is a new imaging technology that significantly improves latency and dynamic range over conventional cameras. Previous works proposed an efficient ADC-less Stochastic CIM for deep learning but need to store 2<sup>N</sup> stochastic bits for an n-bit number. We propose to store binary numbers in memory and convert them to stochastic bits by in-situ Stochastic Number Generators on the fly, which reduce the storage requirement by >10x. The CIM macro embeds 32 tiny MAC units per weight and uses an early termination technique to skip unnecessary computation of zeros. The accelerator achieves energy efficiency of 485 TOPS/W and throughput of 278-514 Mevent/s. The proposed SCIM macro can also be used to accelerate convolution in most deep learning applications.

# Session T2: Non-Volatile Memory Technology - Hafnia Based Ferroelectrics-1 1:30 PM, Tapa 1

Co-Chairs: Elisa Vianello, CEA-Leti

Deoksin Kil, SK hynix Inc.

### 1:30 PM

**T2.1 HZO-based Nonvolatile SRAM Array with 100% Bit Recall Yield and Sufficient Retention Time at 85** <sup>&[deg]</sup>**C,** Yusuke Shuto<sup>1</sup>, Jun Okuno<sup>1</sup>, Tsubasa Yonai<sup>1</sup>, Ryo Ono<sup>1</sup>, Peter Reinig<sup>2</sup>, Maximilian Lederer<sup>2</sup>, Konrad Seidel<sup>2</sup>, Ruben Alcala<sup>3</sup>, Thomas Mikolajick<sup>3,4</sup>, Uwe Schroeder<sup>3</sup>, Taku Umebayashi<sup>1</sup>, Kentaro Akiyama<sup>1</sup> Sony Semiconductor Solutions Corp., <sup>2</sup>Fraunhofer IPMS, <sup>3</sup>NaMLab gGmbH, <sup>4</sup>TU Dresden For the first time, a 16-Kbit nonvolatile SRAM (NVSRAM) array based on a metal/ferroelectric/metal capacitor using a sub-10-nm-thick HfZrO<sub>x</sub> (HZO) layer has been experimentally demonstrated to obtain 100% bit yield. This capacitor is formed using the same integration process as that of a previously developed ferroelectric random-access memory (FeRAM) array on the same wafer. Its sequential operations of nonvolatile data store (Store), cutoff of power supply (power-gating: PG), and data recall (Recall) are completely executed employing a robust Recall sequence, achieving 100%-bit recall after a

200-s PG period at 85 °C even with sufficiently low operation voltage. The results indicate that our HZO-based NVSRAM and FeRAM hybrid memory system can provide ultra-low power advantages in a System-on-Chip for Internet of Things edge computing.

# 1:55 PM

**T2.2** Polar axis orientation control of hafnium-based ferroelectric capacitors with *in-situ* AC electric bias during rapid thermal annealing, Zhaomeng Gao<sup>1</sup>, Tianjiao Xin<sup>1,2</sup>, Kai Du<sup>3</sup>, Qiwendong Zhao<sup>1</sup>, Yiwei Wang<sup>1</sup>, Cheng Liu<sup>1</sup>, Yilin Xu<sup>1</sup>, Rui Wang<sup>1</sup>, Guangjie Shi<sup>1</sup>, Yunzhe Zheng<sup>1</sup>, Yonghui Zheng<sup>1,4</sup>, Yan Cheng<sup>1,2,4</sup>, Hangbing

<sup>1</sup>East China Normal University, <sup>2</sup>Shanghai Institute of Microsystem and Information Technology (CAS), <sup>3</sup>Huawei Technologies Co., <sup>4</sup>Hualu Technologies Co., <sup>5</sup>Institute of Microelectronics (CAS) Hafnium-based ferroelectric (FE) thin films, prepared via atomic layer deposition (ALD), suffered from random oriented polar axis (PA), posing challenges and complexities for device scaling and variation. To effectively control the PA orientation and enhance polarization, we employed *in-situ* AC electric bias (E) during rapid thermal annealing (RTA) treatment (i.e. RTA+E). The main findings are as follows: (1) The PA of the FE phase is stochastic formed during RTA cooling stage from tetragonal (T-) to orthogonal (O-) transition; (2) Applying E during cooling significantly enhances polarization in hafnium-based FE capacitors up to ~121.6% increase; (3) The RTA+E method effectively controls the O-PA orientation towards the out-of-plane E direction. These findings solidly demonstrate that the PA orientation of O-grain can be controlled in fluorite-type FE thin films.

### 2:20 PM

**T2.3** In-depth Analysis of the Hafnia Ferroelectrics as a Key Enabler for Low Voltage & QLC 3D VNAND Beyond 1K Layers: Experimental Demonstration and Modeling, Giuk Kim<sup>1</sup>, Hyojun Choi<sup>1</sup>, Hunbeom Shin<sup>1</sup>, Sangho Lee<sup>1</sup>, Sangmok Lee<sup>1</sup>, Yunseok Nam<sup>1</sup>, Minhyun Jung<sup>1</sup>, Ilho Myeong<sup>2</sup>, Kijoon Kim<sup>2</sup>, Suhwan Lim<sup>2</sup>, Kwangsoo Kim<sup>2</sup>, Wanki Kim<sup>2</sup>, Daewon Ha<sup>2</sup>, Jinho Ahn<sup>3</sup>, Sanghun Jeon<sup>1</sup> <sup>1</sup>KAIST, <sup>2</sup>Samsung Electronics, <sup>3</sup>Hanyang University

In this work, we experimentally demonstrate a remarkable performance improvement, boosted by the interaction of charge trapping & ferroelectric (FE) switching effects in metal-band engineered gate interlayer (BE-G.IL)-FE-channel interlayer (Ch.IL)-Si (MIFIS) FeFET. The MIFIS with BE-G.IL (BE-MIFIS) facilitates the maximized 'positive feedback' (Posi. FB.) of dual effects, leading to low operation voltage (V<sub>PGM</sub>/V<sub>ERS</sub>: +17/-15 V), a wide memory window (MW: 10.5 V) and negligible disturb at a biased voltage of 9 V. Furthermore, our proposed model verifies that the performance enhancement of the BE-MIFIS FeFET is attributed to the intensified posi. FB. This work proves that the hafnia FE can play as a key enabler in extending the technology development of 3D VNAND, which is currently approaching a state of stagnation.

### 2:45 PM

**T2.4** Unveiling Cryogenic Performance (4 to 300 K) towards Ultra-thin Ferroelectric HZO: Novel Kinetic Barrier Engineering and Underlying Mechanism, Dong Zhang<sup>1</sup>, Yang Feng<sup>1,2</sup>, Zijie Zheng<sup>1</sup>, Chen Sun<sup>1</sup>, Qiwen Kong<sup>1</sup>, Gan Liu<sup>1</sup>, Zuopu Zhou<sup>1</sup>, Jixuan Wu<sup>2</sup>, Jiezhi Chen<sup>2</sup>, Xiao Gong<sup>1</sup> Department of Electrical and Computer Engineering, National University of Singapore (NUS), 117576, Singapore, <sup>2</sup>School of Information Science and Engineering, Shandong University, 266237 Qingdao, China

We perform comprehensive and in-depth investigation into the cryogenic characteristics of FE HZO thin films with varying thicknesses (3/5/7/10 nm) across a temperature range (4 $^{\sim}$ 300 K), assisted by first-principle calculations as well as extensive material and electrical characterizations. We propose and experimentally demonstrated, for the first time, an innovative cryogenic barrier engineering approach for  $P_r$  enhancement, particularly valuable for ultra-thin HZO films.

# Session JFS1: RF, mmWave, and THz Technologies

1:30 PM, Tapa 2

Co-Chairs: Bogdan Staszewski, University College Dublin

Rihito Kuroda, Tohoku University

1:30 PM

JFS1.1 First Radio-Frequency Circuits fabricated in top-tier of a full 3D Sequential Integration Process at mmW for 5G applications, Jose Lugo-Alvarez¹, Jean-Baptiste David¹, Alexandre Siligaris¹, Vincent Puyal¹, Guillaume Moritz¹, Tadeu Mota-Frutuoso¹, Valerie Lapras¹, Claire Fenouillet-beranger¹, Laurent Brunet¹, Pierre Vincent¹, Didier Lattard¹, Xavier Garros¹, Francois Andrieu¹, Perrine Batude¹¹CEA-Leti This work describes for the first time, RFIC stacked at the top-tier of a 3D sequential integration. The analog silicon RF circuits, sequentially fabricated at 500°C above a digital circuit layer with 28nm FDSOI industrial platform, present performance in line with standard thermal budget FDSOI devices. Thanks to this advanced 3DSI stack, top-tier VCO and LNA functional demonstrators are designed in the 30 GHz band. Additionally, a signal integrity study is carried out using a ring oscillator aggressor, integrated on bottom-tier below the VCO core, highlighting the interoperability of an aggressive vertical co-integration between fast digital and RF blocks. This work provides insights into the crosstalk issue arising from the ultra-thin distance between tiers, a characteristic feature of 3DSI.

1:55 PM

JFS1.2 A 140-Gbps 1-to-21GHz Ultra-Wideband LNA Achieving 1.95-to-3dB NF Using Gm-Assisted-Feedback Noise Suppression Technique in 40nm Bulk CMOS, Sicheng Han<sup>1</sup>, Yun Wang<sup>1</sup>, Yunhao Li<sup>1</sup>, Wen Zuo<sup>1</sup>, Wei Li<sup>1</sup>, Yue Lin<sup>2</sup>, Hongtao Xu<sup>1</sup>Fudan University, <sup>2</sup>ICLegend Micro

This paper presents an ultra-wideband low-noise amplifier (LNA) with gm-assisted-feedback noise suppression technique for ultra-wideband RF front-end. Compared to the traditional resistive feedback wideband LNAs, the proposed LNA blocks the noise current from the feedback resistor with a simple additional gm-cell, thus achieving a lower overall NF. A source coupling transformer is also utilized to maintain a wideband flat gain. Fabricated in a 40-nm bulk CMOS process, the LNA prototype achieves a measured bandwidth of 1-to-21-GHz, NF of 1.95-to-3-dB, S21 of 20.6-to-22.4-dB, while consuming 21.6 mA from a 1.2 V power supply. It reports the lowest and the flattest NF among the recent-published bulk CMOS ultra-wideband LNAs, it also supports ultra-wideband modulation signal with a date rate of 140 Gbps.

### 2:20 PM

JFS1.3 First Heterogeneous and Monolithic 3D (HM3D) Integration of InGaAs HEMTs and InP/InGaAs DHBTs on Si CMOS for Next-Generation Wireless Communication, Nahyun Rheem<sup>1</sup>, Jaeyong Jeong<sup>1</sup>, Yoonje Suh<sup>1</sup>, Chanjik Lee<sup>1</sup>, Bong Ho Kim<sup>1</sup>, Joon Pyo Kim<sup>1</sup>, Seong Kwang Kim<sup>1,2</sup>, Hyeong-Rak Lim<sup>1</sup>, Jongmin Kim<sup>3</sup>, Dae-Hwan Ahn<sup>4</sup>, Jae-Hoon Han<sup>4</sup>, Jongwon Lee<sup>5</sup>, Sanghyeon Kim<sup>1</sup> <sup>1</sup>KAIST, <sup>2</sup>Semiconductor R&D Center, Samsung Electronics, Co. Ltd, <sup>3</sup>KANC, <sup>4</sup>KIST, <sup>5</sup>Chungnam National University

Heterogeneous and monolithic 3D (HM3D) integration of III-V and Si CMOS technologies enables high-frequency, multifunctionality, and power-efficient RF systems for nextgeneration wireless communication such as 6G and beyond. In this work, for the first time, we demonstrate HM3D integration of InGaAs HEMTs (for LNAs) and InP/InGaAs DHBTs (for PAs) on Si CMOS by direct wafer bonding. The top InGaAs HEMTs exhibit  $f_T$  and  $f_{MAX}$  of 354 GHz and 611 GHz with a high  $g_m$  of 1.5 S/mm. Concurrently, the top InP/InGaAs DHBTs show  $f_T$  and  $f_{MAX}$  of 129 GHz and 47 GHz with a DC gain of 29 and a breakdown voltage of 5.9V. Notably, these results are obtained without any degradation of the bottom Si CMOS. This

innovative HM3D integration, combining III-V technologies for PAs and LNAs with Si CMOS technology for analog/digital functionalities will play an essential role in next-generation wireless communication systems.

### 2:45 PM

JFS1.4 Terahertz Sensing with CMOS-RFIC - Feasibility Verification for Short-Range Imaging using 300GHz MIMO Radar (Invited), Ichiro Somada<sup>1</sup>, Akihito Hirai<sup>1</sup>, Akinori Taira<sup>1</sup>, Keigo Nakatani<sup>1</sup>, Kazuaki Ishioka<sup>1</sup>, Takuma Nishimura<sup>1</sup>, Koji Yamanaka<sup>1</sup> Mitsubishi Electric Corp.

For solving various social issues, sensing technology has gained significant interest. Terahertz waves, which combine the high resolution of light and transparency of radio waves, enable visualization of obstacles behind internal structures. So, it offers potential for new solutions. This paper introduces the overview of a short-distance sensing system based on the full digital MIMO radar concept, the design and fundamental evaluation results of 300GHz terahertz CMOS devices, as well as the achievements of imaging using 300GHz terahertz wave based on actual measurements. Since the terahertz band can obtain an ultra-wideband spectrum, several milli-meter resolution imaging can be performed in azimuth, elevation, and depth direction. We show the feasibility of the security gate application with the measured high-resolution tomographic images.

# Session JFS2: Processors & Compute

1:30 PM, Tapa 3

Co-Chairs: Yan Li, Western Digital

Noriyuki Miura, Osaka University

## 1:30 PM

JFS2.1 NeRF-Navi: A 93.6-202.9μJ/task Switchable Approximate-Accurate NeRF Path Planning Processor with Dual Attention Engine and Outlier Bit-Offloading Core, Seryeong Kim<sup>1</sup>, Seokchan Song<sup>1</sup>, Wonhoon Park<sup>1</sup>, Junha Ryu<sup>1</sup>, Sangyeob Kim<sup>1</sup>, Gwangtae Park<sup>1</sup>, Soyeon Kim<sup>1</sup>, Hoi-Jun Yoo<sup>11</sup>KAIST

A Neural Radiance Field-based Path Planning (NeRF-PP) processor (NeRF-Navi) is proposed for fast and energy-efficient 3D navigation with 3 key features: 1) Dual Attention Neural Path Planning (DANP) engine for fast and energy-efficient NeRF-PP acceleration, 2) Approximate-Accurate ( $A^2$ ) core with error compensation reduction tree (ECRT) and bit sparsity boosting logic (BSBL) for low power computation, 3) Outlier Channel Bit Offloading Core (OCBOC) for throughput enhancement. NeRF-Navi is fabricated in a 28nm CMOS process and evaluated in the 3D real-world map. As a result, NeRF-Navi successfully demonstrates real-time NeRF-PP on edge devices consuming only 93.6-202.9  $\mu$ /task with 0.57-1.39 ms latency at 0.9V and 200MHz.

### 1:55 PM

JFS2.2 CogniVision: End-to-End SoC for Always-on Smart Vision with mW Power in 40nm, Animesh Gupta<sup>1,1</sup>, Japesh Vohra<sup>1</sup>, Massimo Alioto<sup>11</sup>National University of Singapore

A full vision system on chip with hierarchical execution from sensor to AI and communications is presented. Always-on system power is aggressively reduced to the mW level through activity reduction, gating any subsequent vision pipeline stage starting from the lowest semantic level of the scene. The system comprises an imager with dual-architecture in/near-sensor saliency detection, on-the-fly novelty detection, DNN with on-chip scheduler for weight memory reduction, WiFi transmitter, wake-up receiver for cloud-pushed DNN model update and software programmable orchestration via RISC-V. Average 2.1-mW power at 30 fps is achieved with a SqueezeNet V1.0 model running entirely on chip.

### 2:20 PM

JFS2.3 A Quad-Core AI Processing Unit for Generative AI in 4nm 5G Smartphone SoC (Invited), Chien-Hung Lin<sup>1</sup>, Jeng-Yun Hsu<sup>1</sup>, Cheng-Ying Yu<sup>1</sup>, Chia-Wei Hsu<sup>1</sup>, Yi-Min Tsai<sup>1</sup>, Kuo-Sheng Wu<sup>1</sup>, Chung-Lun Huang<sup>1</sup>, Meng-Han Hsieh<sup>1</sup>, Tsung-Yao Lin<sup>1</sup> MediaTek Inc.

This work presents the quad-core AI processing unit (APU) for efficient execution of generative artificial intelligence (GenAI) applications on smartphones. GenAI applications featured with billions of computations and memory accesses are out of tune with smartphone platforms. The APU applies mixed-precision and hybrid-precision operations, inter-core direct data link, zero-overhead layer fusion, and data broadcasting to reduce 50% of dram footprint and 90% of dram BW. The 4nm 5G smartphone powered by the APU takes less than 1 second to generate an image with optimized stable diffusion (SD) and outputs more than 20 tokens per second with 7B speculative large language model (LLM).

### 2:45 PM

JFS2.4 AMD Instinct™ MI300X Accelerator: Packaging and Architecture Co-Optimization (Invited), Alan Smith¹, Gabriel Loh¹, John Wuu¹, Samuel Naffziger¹, Tyrone Huang¹, Hugh McIntyre¹, Ramon Mangaser¹, Wonjun Jung¹, Raja Swaminathan¹¹AMD

The AMD Instinct™ MI300X accelerator utilizes multiple advanced packaging technologies for a heterogeneous integration solution for emerging AI/ML and HPC workloads. These include microbump 3D memory stacks, 2.5D silicon interposers, and 3D hybrid bonding. The combination of these advanced packaging technologies enabled architectural innovations and generational performance uplifts that cannot be achieved with traditional technologies and Moore's Law scaling A modular 3D chiplet design also enables reuse of the MI300X components to enable the MI300A APU.

# **Session C4: Biomedical Stimulation and Imaging**

1:30 PM, Honolulu 1

Co-Chairs: Carolina Mora Lopez, imec

Kenichi Matsunaga, NTT Corporation

### 1:30 PM

**C4.1** A Wireless Neurostimulator using Body-Coupled Link for Multisite Stimulation in Freely Behaving Animals, Taejune Jeon<sup>1</sup>, Byeongseol Kim<sup>2</sup>, Changuk Lee<sup>3</sup>, Danbi Ahn<sup>4</sup>, Daerl Park<sup>1</sup>, Jaesuk Sung<sup>5</sup>, Hee Young Kim<sup>6</sup>, Heon-Jin Choi<sup>1,5</sup>, Joonsung Bae<sup>2</sup>, Youngcheol Chae<sup>1</sup> Yonsei University, <sup>2</sup>Kangwon National University, <sup>3</sup>University of California, <sup>4</sup>Daegu Haany University, <sup>5</sup>NFormare, <sup>6</sup>Yonsei University College of Medicine

This paper presents a wireless neurostimulators for multisite stimulation in freely behaving animals. The neurostimulator IC is wirelessly powered via a 16MHz body-coupled link, and controlled by forward telemetry, which provides stimulation parameters via amplitude shift keying (ASK) modulation. It can provide various stimulation protocols with a maximum current of  $225\mu$ A, achieving the highest end-to-end efficiency of 1.72% at a TX/RX distance of 10cm. Moreover, multisite stimulation is fully validated through *in vivo* experiments.

### 1:55 PM

C4.2 A Current-Source-Free Constant-Current Wireless Adiabatic Neural Stimulator Achieving a 5.5-27.7x Improved RF-to-Electrode Stimulation Efficiency Factor, Siddharth Agarwal<sup>1</sup>, Gael Pillonnet<sup>2</sup>, Hongyu Lu<sup>1</sup>, Nader Sherif Kassem Fathy<sup>1</sup>, Patrick P. Mercier<sup>1</sup> University of California, San Diego, La Jolla, CA, <sup>2</sup>Univ. Grenoble Alpes, CEA, Leti, Grenoble

This paper presents a wireless neurostimulator that combines the features of rectification, regulation, voltage boosting, and current generation into a single inductor-less power stage, which eliminates both cascaded losses and current source losses while enabling direct adiabatic driving of a wide range of electrode impedances (80nF-to- $2\mu F$  +  $10\Omega$ -to- $2k\Omega$ ). The stimulator replenishes 99.5% of the energy stored in the inherent electrode capacitance and balances pre-shorting residual charge to under 0.5% (0.6nC) for  $50\mu A$ -to-2mA stimulation currents. It achieves an RF-to-Electrode Stimulation Efficiency Factor (SEF<sub>RF-to-Electrode</sub>) of 11.1, which exceeds prior art by 5.5-27.7x.

# 2:20 PM

C4.3 A 5.7kfps Fast Neural Electrical Impedance Tomography IC Based on Incremental Zoom Structure with Baseline Cancellation for Peripheral Nerve Monitoring Systems, Ji-Hoon Suh<sup>1</sup>, Haidam Choi<sup>1</sup>, Yoontae Jung<sup>1</sup>, Sohmyung Ha<sup>2</sup>, Minkyu Je<sup>1</sup>KAIST, <sup>2</sup>New York University Abu Dhabi Fast electrical impedance tomography (EIT) can localize and record neural activities of peripheral nerves in real time, but prior EIT systems do not support high enough frame rate (<500fps) to catch neural activities. Towards the real-time neural EIT, we propose a power- and hardware-efficient EIT system based on baseline-cancelling incremental zoom structure with  $47\mu W$  and  $0.055mm^2/ch$ , and a novel image update scheme, focused refresh, boosting the frame rate to 5.7kfps.

### 2:45 PM

**C4.4** A Fully Dynamic 1st-Order 1st-Order Δ-ΔΣ Modulator with a 468mVInput Range for Electrical Impedance Tomography Systems, Haidam Choi<sup>1</sup>, Gichan Yun<sup>1</sup>, Ji-Hoon Suh<sup>1</sup>, Sein Oh<sup>1</sup>, Song-I Cheon<sup>1</sup>, Yoontae Jung<sup>1</sup>, Sohmyung Ha<sup>2</sup>, Minkyu Je<sup>11</sup>KAIST, <sup>2</sup>New York University Abu Dhabi

This paper presents an imaging IC with readout front-ends (RFEs) based on a 1<sup>st</sup>-order  $\Delta$ - $\Delta$ S modulator ( $\Delta$ - $\Delta$ SM) for electrical-impedance-tomography (EIT) systems. This allows the utilization of the readout data from all the electrodes, including even the current-injecting electrodes, without saturation, thus achieving much higher imaging contrast. The proposed EIT system achieves an input range of 468 mV<sub>pp</sub>, corresponding to 1.56 k $\Omega$  when using a maximum current of 150  $\mu$ A.

# Session C5: Analog Techniques

1:30 PM, Honolulu 2

Co-Chairs: Axel Thomsen, Cirrus Logic

Chun Shiah, Etron Technology

### 1:30 PM

**C5.1** A **15.4ppm/ C5.1** CGaN-based Voltage Reference with Process-Variation-Immunity and High PSR for EV Power Systems, Po-Jui Chiu<sup>1</sup>, Tz-Wun Wang<sup>1</sup>, Chi-Yu Chen<sup>1</sup>, Sheng-Hsi Hung<sup>1</sup>, Yu-Ting Huang<sup>1</sup>, Xiao-Quan Wu<sup>1</sup>, Ke-Horng Chen<sup>1</sup>, Kuo-Lin Zheng<sup>2</sup>, Chih-Chen Li<sup>3</sup> EE, National Yang Ming Chiao Tung University, <sup>2</sup>Chip-GaN Power Semiconductor Corporation, <sup>3</sup>MediaTek, Hsinchu, Taiwan

The proposed GaN-based voltage reference generator has a low temperature coefficient (TC) of 15.4ppm/°C, a small deviation of  $V_{REF}$  at different process corners with a standard deviation of 0.22%, a great line sensitivity of 0.0023%/V, and a great power-supply rejection (PSR) of -187dB and -114dB at 100Hz and 50MHz, and10.9 $\mu$ W.

## 1:55 PM

C5.2 A 97.3dB SNR Bioimpedance AFE with -84dB THD Segmented-ΔΣM Sinusoidal Current Generator and Passing-Through Instrumentation Amplifier, Qinjing Pan<sup>1</sup>, Qi Luo<sup>1</sup>, Tianxiang Qu<sup>1</sup>, Liheng Liu<sup>1</sup>, Xiao Li<sup>2</sup>, Min Chen<sup>2</sup>, Zhiliang Hong<sup>1</sup>, Jiawei Xu<sup>1</sup>Fudan University, Shanghai, China, <sup>2</sup>CHIPSEA, Shenzhen, China

This paper presents a high-precision bioimpedance (BioZ) analog front-end (AFE) to detect changes in tissue electrical properties as prognostic indicators for heart failure, cancer, and chronic pulmonary disease. To increase the BioZ measurement accuracy, a low-distortion sinusoidal current generator (CG) is proposed. It utilizes a lookup table (LUT) with segmented delta-sigma modulator ( $\Delta\Sigma$ M) for efficient bits extension of the IDAC, and a current amplifier (CA) to isolate the IDAC from dynamic load (e.g., BioZ, electrode impedance, and parasitic capacitors) without nonlinearity penalty. The BioZ readout proposes a pass-through IA (PT-IA) to optimize the noise performance for large and complex BioZ. Manufactured in a 0.18µm CMOS process, the overall AFE, including the CG and readout, achieves -84dB THD, 97.3dB SNR (BW=4Hz), and 0.57m $\Omega$ /VHz sensitivity at 1Hz, while the CG and readout consume 86.7-196.5µW and 54.8µW, respectively. Impedance cardiography (ICG) has been successfully demonstrated with dry electrodes.

### 2:20 PM

C5.3 A 5.8W, 0.00086% THD+N, 118dB PSRR Class-D Audio Amplifier with Passive Output Common-Mode Compensation Technique for Wide Output Power Range, Inhwan Cho<sup>1</sup>, Moo-Yeol Choi<sup>1</sup>, Jaehyeok Byun<sup>1</sup>, Ji-Hun Lee<sup>1</sup>, Myungjin Lee<sup>1</sup>, Dongsu Kim<sup>1</sup>, Jongwoo Lee<sup>1</sup>Samsung Electronics

This paper presents a Class-D audio amplifier (CDA) with a passive output common-mode compensation (POCMC) technique for high linearity over a wide output power range. Moreover, a complementary triwave common-mode feedback (CTRI-CMFB) is also proposed to improve PSRR. The CDA achieves 0.00086% THD+N, 118dB PSRR, and a maximum output power of 5.8W (THD+N=1%) with an efficiency of 93.2% on an  $8\Omega$  load. The chip was fabricated in a 0.13 $\mu$ m BCD process and occupies an active area of 1.46mm<sup>2</sup>.

### 2:45 PM

C5.4 Current Mirrors with Tapered Stacked-Gates for Area Saving or Noise Improvement in 3nm FinFET Process, Chu-En Hsia<sup>1</sup>, Yung-Shun Chen<sup>1</sup>, Chin-Ho Chang<sup>1</sup>, Benny Lai<sup>1</sup>, Ching Lin Jen<sup>1</sup>, Yung-Chow Peng<sup>1</sup>, Victor Li<sup>1</sup>Taiwan Semiconductor Manufacturing Company

A tapered stacked-gates device offers the advantages of saving area and reducing noise and mismatch, and it is universally applicable to many circuits. The proposed current-mirror design in bandgap reference (BGR) and current control oscillator (ICO) circuits use tapered stacked-gates for current mirror. Different numbers of transistors are used in the stacked stages, which reduces the number of source-side transistors and results in a 24% area reduction while maintaining the same mismatch and noise performance according to experimental result. In addition, using the same number of devices, this design can achieve better performance with almost 45% noise and 28% mismatch reduction in simulation. Overall, this non-formal stacked-gates transistor circuit design shows promising potential for analog circuit applications.

Session C6: SPAD Sensors 1:30 PM, Honolulu 3

Co-Chairs: Bruce Rae, STMicroelectronics

Tomohiro Takahashi, Sony Semiconductor

### 1:30 PM

**C6.1 3D-Stacked 1Megapixel Time-Gated SPAD Image Sensor with 2D Interactive Gating Network for Image Alignment-Free Sensor Fusion,** Kazuhiro Morimoto<sup>1</sup>, Naoki Isoda<sup>1</sup>, Hiroshi Sekine<sup>1</sup>, Tomoya Sasago<sup>1</sup>, Yu Maehashi<sup>1</sup>, Satoru Mikajiri<sup>1</sup>, Kenzo Tojima<sup>1</sup>, Mahito Shinohara<sup>1</sup>, Ayman Tarek Abdelghafar<sup>1</sup>,

Hiroyuki Tsuchiya<sup>1</sup>, Kazuma Inoue<sup>1</sup>, Satoshi Omodani<sup>1</sup>, Kazuma Chida<sup>1</sup>, Alice Ehara<sup>1</sup>, Junji Iwata<sup>1</sup>, Tetsuya Itano<sup>1</sup>, Yasushi Matsuno<sup>1</sup>, Katsuhito Sakurai<sup>1</sup>, Takeshi Ichikawa<sup>1</sup>Canon Inc.

We present a  $5\mu$ m-pitch, 3D-BSI 1Mpixel time-gated SPAD image sensor with 2D interactive gating network, enabling image alignment-free sensor fusion. The SPAD image sensor operates at 1,310fps for global shutter 2D imaging, and event vision sensing with 0.76ms temporal resolution under 0.02lux. Range-gated imaging result demonstrates a feasibility of robust imaging under harsh environments. The proposed gating network architecture enables background suppression in 3D depth measurement under 50klux ambient light.

### 1:55 PM

**C6.2** A **512** x **512** SPAD Laser Speckle Autocorrelation Imager in Stacked **65/40nm CMOS**, Robert K. Henderson<sup>1</sup>, Francesco Mattioli Della Rocca<sup>1,2</sup>, Edbert J. Sie<sup>3</sup>, Ahmet T. Erdogan<sup>1</sup>, Lars Fisher<sup>1</sup>, Andrew B Matheson<sup>1</sup>, Neil Finlayson<sup>1</sup>, Alistair Gorman<sup>1</sup>, Istvan Gyongy<sup>1</sup>, Hanning Mai<sup>1,2</sup>, Thierry Lachaud<sup>4</sup>, Russell Forsyth<sup>4</sup>, Francesco Marsill<sup>3</sup> University of Edinburgh, <sup>2</sup>now with Sony Europe Technology Centre, <sup>3</sup>Meta Platforms Inc., <sup>4</sup>STMicroelectronics

We present a single-photon avalanche diode (SPAD) autocorrelation imager implemented in 65/40nm 3D-stacked CMOS for laser speckle blood flow monitoring. The shared per-pixel SRAM architecture provides a compact 41.68 mm pitch 128x128 resolution parallel autocorrelation function operating at 0.5T Op/s and a lag-time of 1ms. SNR gains due to high BSI SPAD NIR sensitivity and on-chip averaging extends source-detector separation to 40 mm indicative of the sensitivity required to discriminate extracerebral artifacts from deep-tissue blood flow in future wearable neuromonitoring systems.

### 2:20 PM

**C6.3** A Digital Dynamic Vision Sensor with SPAD pixels and Multi-Event Generation for Motion/Vibration-Adaptive Detection, Houk Lee\*1, Jinpyo Han\*1, Junhee Cho², Heesung Lee², Seong-Jin Kim³, Jung-Hoon Chun¹,², Jaehyuk Choi¹,² Sungkyunkwan University, ²SolidVue, ³UNIST

This paper introduces a digital dynamic vision sensor (DVS) with single-photon avalanche diode (SPAD). The sensor operates in a fully digital manner, eliminating circuit noise and non-uniformity. To provide a motion-adaptive optimum frame rate and minimize vibration-event noise (VEN) caused by sensor vibrations, the sensor generates multiple events via quantized delta (QD) signal. Thanks to the QD, the sensor detects the relative speed of moving objects, adjust the frame rate accordingly, and filter out VEN, thereby allowing only essential events from the objects. Furthermore, the sensor incorporates event-driven threshold control (EDTC) logic to ensure the optimal number of events. The EDTC and VEN filter offers data reduction of 72.8% and 64.5%, respectively.

### 2:45 PM

**C6.4** A **7.2** inch **5.5M** pixel **600mW** SPAD X-ray Detector with **116.7** dB Dynamic Range, Byungchoul Park<sup>1</sup>, Hyun-seung Choi<sup>2</sup>, Jinwoong Jeong<sup>3</sup>, Jimin Cheon<sup>4</sup>, Myung-Jae Lee<sup>2</sup>, Youngcheol Chae<sup>1</sup> Yonsei University, <sup>2</sup>Korea Institute of Science and Technology, <sup>3</sup>Rayence, <sup>4</sup>Kumoh National Institute of Technology

This paper presents the *first* 7.2-inch wafer-level SPAD X-ray detector for radiography and industrial applications. A digital SPAD pixel achieves high SNR at low dose and wide DR. Large power consumption of the photon counting at high dose is effectively mitigated by using an extrapolation method, and the overflow flag of the photon counter is flexibly selected for further power reduction. High throughput is achieved with a pipelined readout chain of the pixel output. Implemented in a 65nm CMOS process, the detector consists of  $3296 \times 1680$  pixels with a pixel pitch of  $49.5 \mu m$ , corresponding to an area of  $16.5 \times 8.9 cm^2$ , and consumes only 600 mW at 13 frames/s, while achieving a DR of 116.7 dB. The detector's global

shutter operation delivers high-quality images without motion artifacts. Excellent radiation hardness of up to 10,000Gy is also achieved.

# Session JFS3: Thermal Management and Power Delivery in 3D Integration 3:25 PM, Tapa 1

Co-Chairs: Russell McMullan, AMD

Sun-Wan Hong, Sogang University

3:25 PM

JFS3.1 Co-Optimization for Robust Power Delivery Design in 3D-Heterogeneous Integration of Compute In-Memory Accelerators (Invited), Madison Manley<sup>1</sup>, Ankit Kaul<sup>1</sup>, James Read<sup>1</sup>, Yandong Luo<sup>1</sup>, Xiaochen Peng<sup>1</sup>, Shimeng Yu<sup>1</sup>, Muhannad Bakir<sup>1</sup>Georgia Institute of Technology

In this work, we quantify the impact of power supply noise (PSN) in 3D-HI architectures on the errors in ADC and RRAM array outputs and optimize the 3D PDN and ADC designs to maximize inference accuracy in compute-in-memory (CIM) hardware. We propose a device-HI-application-level evaluation methodology to evaluate the impact of PDN design parameters on CIM inference accuracy. For our assumed 3D CIM hardware, an areal distribution of through-silicon vias (TSVs) and  $\mu$ -bumps, and a fine-tuned PSN-aware successive approximation register-ADC (SAR-ADC) achieves a 90% inference accuracy compared to 47% with a baseline 3D design at iso-power and iso-area. These insights can be useful for multi-die design convergence for edge intelligent CIM chips.

3:50 PM

JFS3.2 3DIC System-Technology Co-Optimization with a Focus on the Interplay of Thermal, Power, Timing, and Stress Effects (Invited), Victor Moroz<sup>1</sup>, Xiaopeng Xu<sup>1</sup>, Alexei Svizhenko<sup>1</sup>, Xi-Wei Lin<sup>1</sup>, Sergey Popov<sup>1</sup>, Henry Sheng<sup>1</sup>, Kenneth Larsen<sup>1</sup>Synopsys

3DIC chiplet stacking is taking the industry by storm. It provides huge benefits in terms of logic-to-memory connection bandwidth expansion, power reduction, and manufacturing cost reduction. However, it brings a number of new challenges that have to be addressed to make 3DIC solutions successful. First, we look at the bigger picture of diverse STCO factors that have to be resolved, and then focus on the interplay of four effects that play a key role in 3DIC designs: thermal, power, timing, and stress, and show their interplay. Careful analysis and balance of all four major factors are necessary to pull off a successful 3DIC solution.

4:15 PM

**JFS3.3** Package - System Thermal Modeling and New Material (Invited), Tsung-Yu Chen<sup>1</sup>, Tsung-Yu Chen<sup>1</sup>, Kris Chuang<sup>1</sup>, Wensen Hung<sup>1</sup>, Tsung-Shu Lin<sup>1</sup>, Yen-Ming Chen<sup>1</sup> <sup>1</sup>Taiwan Semiconductor Manufacturing Company

A holistic Die-Package-System level thermal modeling methodology incorporating local details, global features and new material adoption are undoubtedly a key enabler to unleash the innovations of future advanced packaging technology development. Three key aspects were addressed to demonstrate such capabilities to guide the future 3D Fabric technology roadmap in HPC/AI industry applications such as instance level thermal modeling technique, Lid/Ring package type evaluation and advanced material/process impact to the die-package-system thermal performance. In summary, new material with process-friendly & better thermal conductivity from die level FEoL (front-end) & BEoL dielectric material, package level TIM1 and lid as well as system level TIM1.5 and TIM2 are key knobs to boost overall Die-Package-System thermal performance.

4:40 PM

JFS3.4 Integration and Characterization of High Thermal Conductivity Materials for Heat Dissipation in Stacked Devices, W.-Y. Woon<sup>1</sup>, J.-H. Jhang<sup>1</sup>, K.-K. Hu<sup>1</sup>, C.-C. Shih<sup>1</sup>, J.-F. Hsu<sup>1</sup>, J.-P. Lin<sup>1</sup>, Y. Wu<sup>2</sup>, A. Kasperovich<sup>3</sup>, M. Malakoutian<sup>3</sup>, R. Soman<sup>3</sup>, J. Kim<sup>3</sup>, H.-K. Wei<sup>1</sup>, M. Nomura<sup>2</sup>, S. Chowdhury<sup>3</sup>, S. Sandy Liao<sup>1</sup> TSMC, <sup>2</sup>University of Tokyo, <sup>3</sup>Stanford University

Heat dissipation is one of the most imminent performance limiting challenges in new device architectures involving backside power delivery network and 3D-stacking. In this work, we evaluate integration schemes and propose high thermal conductivity materials as heat spreader bonding layer for heat dissipation improvement. Analysis of potential integration issues, investigation of process solutions, and thermal characterization for complex film stacks are presented.

5:05 PM

JFS3.5 High thermal conductivity AlN films for advanced 3D Chiplets, Takeshi Takagi<sup>1</sup>, Takeki Ninomiya<sup>1</sup>, Masaaki Niwa<sup>1</sup>, Soken Obara<sup>1</sup>, Takeshi Momose<sup>1</sup>, Yukihiro Shimogaki<sup>1</sup>, Kasahiro Nomura<sup>1</sup>, Hiroshi Fujioka<sup>1</sup>, Masakazu Mori<sup>2</sup>, Tadahiro Kuroda<sup>1</sup> The Univ. of Tokyo, <sup>2</sup>Ryukoku Univ.

A novel "Cool 3D chiplet" concept is proposed, showcasing remarkable heat dissipation through the integration of aluminum nitride (AIN), an insulating material with high thermal conductivity. We conducted simulations analyzing the thermal impact of AIN as an interlayer dielectric (ILD) for the backside power delivery network (BSPDN), a TSV insulating film, and a molding material for the packaging. Furthermore, we explored appropriate AIN deposition techniques for each application. The results demonstrate the feasibility of building advanced 3D chiplets with enhanced heat dissipation by employing the AIN in each layer that makes up the 3D chiplet, from the device level to the packaging level.

# **Session T3: Novel Channel Materials for Advanced CMOS**

3:25 PM, Tapa 2

Co-Chairs: Zhihong Chen, Purdue University

Masahiko Kanda, Toshiba Electronic Devices & Storage Corporation

3:25 PM

**T3.1** Record Performance in GAA 2D NMOS and PMOS using Monolayer MoS<sub>2</sub> and WSe<sub>2</sub> with scaled contact and gate length, Wouter Mortelmans<sup>1</sup>, Pratyush Buragohain<sup>1</sup>, Carly Rogan<sup>1</sup>, Ande Kitamura<sup>1</sup>, Chelsey Dorow<sup>1</sup>, Kevin O'Brien<sup>1</sup>, Rahul Ramamurthy<sup>1</sup>, Jennifer Lux<sup>1</sup>, Ting Zhong<sup>1</sup>, Shane Harlson<sup>1</sup>, Eric Gillispie<sup>1</sup>, Tyrone Wilson<sup>1</sup>, Adedapo Oni<sup>1</sup>, Ashish Penumatcha<sup>1</sup>, Mahmut Kavrik<sup>1</sup>, Kirby Maxey<sup>1</sup>, Azimkhan Kozhakhmetov<sup>1</sup>, Chia-Ching Lin<sup>1</sup>, Sudarat Lee<sup>1</sup>, Andrey Vyatskikh<sup>1</sup>, Nazmul Arefin<sup>1</sup>, Paul Fischer<sup>1</sup>, Joshua Kevek<sup>1</sup>, Tristan Tronic<sup>1</sup>, Matthew Metz<sup>1</sup>, Scott Clendenning<sup>1</sup>, Uygar Avci<sup>1</sup>Intel

2D transition metal dichalcogenides are promising candidates as channel material choice in ultimately scaled CMOS. We report record performance in GAA 2D NMOS transistors using monolayer MoS<sub>2</sub> with three advances: scaled gate length (Lg) down to 25nm, scaled contact length (Lc) of 38nm, and the elimination of the low-k "inter-layer" in the gate stack enabling the first fully high-k GAA 2D device. We achieve 90% yield for scaled Lg <50nm with SS of 86mV/dec and on-currents reaching 485 $\mu$ A/ $\mu$ m. Drive currents of 342 $\mu$ A/ $\mu$ m are maintained after contact length scaling down to ~40nm. We report the first BTI on any 2D GAA device and *deposited* high-k interface, showing HfO<sub>2</sub> may be advantageous for 2D reliability compared to typical Al<sub>2</sub>O<sub>3</sub> inter-layers. Signs of short-channel effects are observed at the shortest Lg, identifying EOT scaling as essential area of improvement. We also report record ION=92 $\mu$ A/ $\mu$ m in scaled Lg GAA PMOS transistors with monolayer WSe<sub>2</sub>.

**T3.2** EOT scaling via 300mm MX<sub>2</sub> dry transfer - Steps toward a manufacturable process development and device integration., Souvik Ghosh<sup>1</sup>, Anastasiia Kruv<sup>1</sup>, Quentin Smets<sup>1</sup>, Tom Schram<sup>1</sup>, Damien Leech<sup>1</sup>, Taotao Ding<sup>2</sup>, Vikram Turkani<sup>3</sup>, Benjamin Groven<sup>1</sup>, Anish Dangol<sup>1</sup>, Gernot Probst<sup>2</sup>, Thomas Uhrmann<sup>2</sup>, Marcus Wimplinger<sup>2</sup>, Inge Asselberghs<sup>1</sup>, Cesar Lockhart de la Rosa<sup>1</sup>, Steven Brems<sup>1</sup>, Gouri Sankar Kar<sup>1</sup> IMEC, <sup>2</sup>EV Group, <sup>3</sup>PulseForge

We demonstrate a low-temperature automation-compatible, and reproducible 300mm  $MX_2$  dry transfer process. We have successfully transferred 300mm  $WS_2$  in a repeatable process flow with >99.5% morphological yield. In-FAB integrated transistors fabricated via this route have >99% electrical yield on best wafers and is comparable to that obtained from analogous direct-grown  $WS_2$  integrated wafers. Further, we also demonstrate back-EOT scaling down to 2nm that is otherwise out of scope via high temperature direct growth. This transfer process facilitates a viable route to implement scaled  $MX_2$  devices for FEOL CFET, and BEOL active circuits.

### 4:15 PM

**T3.3 High Performance Transistor of Aligned Carbon Nanotubes in a Nanosheet Structure,** Gregory Pitner<sup>1</sup>, Nathaniel Safron<sup>1</sup>, Tzu-Ang Chao<sup>1,2</sup>, Shengman Li<sup>3</sup>, Shreyam Natani<sup>4</sup>, San-Lin Liew<sup>1</sup>, Carlo Gilardi<sup>1,3</sup>, Hsin-Yuan Chiu<sup>1,2</sup>, Sheng-Kai Su<sup>1</sup>, Andrew Bechdolt<sup>5</sup>, Gilad Zeevi<sup>5</sup>, Zichen Zhang<sup>4</sup>, Matthias Passlack<sup>1</sup>, Vincent D.-H. Hou<sup>1</sup>, Harshil Kashyap<sup>4</sup>, Chao-Hsin Chien<sup>2</sup>, Prabhakar Bandaru<sup>4</sup>, Andrew Kummel<sup>4</sup>, H.-S. Philip Wong<sup>1,3</sup>, Subhasish Mitra<sup>3</sup>, Iuliana Radu<sup>1</sup> <sup>1</sup>TSMC, <sup>2</sup>NYCU, <sup>3</sup>Stanford University, <sup>4</sup>U.C. San Diego, <sup>5</sup>Stanford

This work demonstrates the first nanosheet FET built on an array of dense aligned carbon nanotubes. In this device structure, the gate surrounds an aligned array of CNTs with  $\approx 3$  nm pitch. At a channel length of 70 nm the drive current exceeds 1 mA/ $\mu$ m at -0.5 V V<sub>DS</sub> with sub-V<sub>T</sub> slope of 135 mV/dec, and an I<sub>MIN</sub> of 76 nA/ $\mu$ m. R<sub>C</sub> of 20.5  $\Omega$ - $\mu$ m is extracted by transmission line method. This is record-high performance for transistors with CNT channel. However, reducing D<sub>IT</sub> and channel variability are necessary to enable energy-efficient CMOS applications.

# 4:40 PM

T3.4 Achieving 1-nm-Scale Equivalent Oxide Thickness Top Gate Dielectric on Monolayer Transition Metal Dichalcogenide Transistors with CMOS-Friendly Approaches, Jung-Soo Ko<sup>1</sup>, Alex Shearer<sup>1</sup>, Sol Lee<sup>2</sup>, Kathryn Neilson<sup>1</sup>, Marc Jaikissoon<sup>1</sup>, Kwanpyo Kim<sup>2</sup>, Stacey Bent<sup>1</sup>, Krishna Saraswat<sup>1</sup>, Eric Pop<sup>1</sup> Stanford University, <sup>2</sup>Yonsei University

Two-dimensional (2D) transition metal dichalcogenides (TMDs) are promising for future nanoscale transistors but reducing their gate dielectric equivalent oxide thickness (EOT) remains a key challenge. Here, we report ultrathin top-gate dielectrics on monolayer (1L) TMDs using industry-compatible approaches, achieving 1-nm-scale EOT. We show atomic layer deposition (ALD) of HfO<sub>2</sub> on both 1L MoS<sub>2</sub> and WSe<sub>2</sub> using Si seed, realizing 0.9 nm EOT with subthreshold swing SS  $\approx$  70 mV/dec, low leakage, and negligible hysteresis on MoS<sub>2</sub>. We also demonstrate direct ALD of ultrathin alumina (AlO<sub>x</sub>) on 1L MoS<sub>2</sub> with good uniformity and quality by engineering the precursor. Combining our findings, we show that the threshold voltage can be controlled by the thickness of the interfacial dielectric layer on the 2D transistor channel.

## 5:05 PM

T3.5 Single-crystalline monolayer MoS₂ arrays based high-performance transistors via selective-area CVD growth directly on silicon wafers, Guixu Zhu¹, Xiaodong Zhang¹, Haotian Fang¹, Dongdong Sun¹, Luyang Wang², Zujian Dai¹, Lizi Wei¹, Qiuyang Lin³, Ao Li¹, Yufeng Min¹, Qiuxia Lu¹, Lixin He¹, Dongsheng Song², Yuanyuan Shi¹¹University of Science and Technology of China (USTC), ²Anhui University, ³imec, Leuven, Belgium

Here we present a method that fabricates massive arrays of single-crystalline monolayer (ML)  $MoS_2$ -based transistors directly on silicon wafers without a 2D-layer transfer process (2D-LTP). Inspired by epitaxial growth, quasi-terrace  $Al_2O_3$  triangle-arrays are designed on silicon wafers, facilitating selective-area growth (SAG) of single-crystalline ML  $MoS_2$  arrays. The SAG  $MoS_2$  arrays based back-gate (BG) transistors show a maximum mobility of 62.8 cm²/Vs and  $I_{on}/I_{off}$  ratio of 2.5×108. The study paves the way for high throughput, Si-compatible, transfer-free, and controllable integration of single-crystalline transition metal dichalcogenides (TMDs) based transistors.

# Session T4: Oxide Channel FET for Logic and Memory Applications-1

3:25 PM, Tapa 3

Co-Chairs: Max Shulaker, MIT

Masaharu Kobayashi, The University of Tokyo

3:25 PM

T4.1 Highly Robust All-Oxide Transistors with Ultrathin In<sub>2</sub>O<sub>3</sub> as Channel and Thick In<sub>2</sub>O<sub>3</sub> as Metal Gate Towards Vertical Logic and Memory, Zehao Lin<sup>1</sup>, Zhuocheng Zhang<sup>1</sup>, Chang Niu<sup>1</sup>, Hongyi Dou<sup>1</sup>, Ke Xu<sup>1</sup>, Mir Md Fahimul Islam<sup>1</sup>, Jian-Yu Lin<sup>1</sup>, Changhyuck Sung<sup>2</sup>, Minji Hong<sup>2</sup>, Daewon Ha<sup>2</sup>, Haiyan Wang<sup>1</sup>, Muhammad Ashraful Alam<sup>1</sup>, Peide Ye<sup>1</sup>Purdue University, <sup>2</sup>Samsung Electronics Co.

In this work, we report for the first time atomic-layer-deposited (ALD) all-oxide transistors toward 3-D vertical integration, with thick ALD  $In_2O_3$  as gate electrodes, and  $In_2O_3$  itself as contact. The all-oxide thin-film transistors (TFTs) show an on/off ratio over  $10^6$ , high uniformity, and very robust reliability with a threshold voltage shift ( $\Delta V_{TH}$ ) of 5 mV and 50 mV in positive and negative bias stress (PBS and NBS) tests. The vertically all-oxide TFTs demonstrate good control from side wall with on/off ratio over  $10^5$  and maximum current ( $I_{max}$ ) over  $160~\mu A/\mu m$ . And vertically all-oxide ferroelectric field-effect transistors (Fe-FETs) exhibit a memory window (MW) of 1.85 V, with an endurance and retention extended to  $10^{12}$  cycles and 10 years. This illustrates the vertically all-oxide device based on ALD oxide semiconductor (OS) is a good candidate toward future high-density integrated circuits.

### 3:50 PM

**T4.2** Scaling Potential of Nanosheet Oxide Semiconductor FETs for Monolithic 3D Integration - ALD Material Engineering, High-Field Transport, Statistical Variability, Kaito Hikake<sup>1</sup>, Sung-hun Kim<sup>1</sup>, Xingyu Huang<sup>1</sup>, Kota Sakai<sup>1</sup>, Zhuo Li<sup>1</sup>, Tomoko Mizutani<sup>1</sup>, Takuya Saraya<sup>1</sup>, Toshiro Hiramoto<sup>1</sup>, Takanori Takahashi<sup>2</sup>, Mutsunori Uenuma<sup>2</sup>, Yukiharu Uraoka<sup>2</sup>, Masaharu Kobayashi<sup>1,3</sup> Institute of Industrial Science, The University of Tokyo, <sup>2</sup>Nara Institute of Science and Technology, <sup>3</sup>d. lab, The University of Tokyo We have investigated the scaling potential of nanosheet oxide semiconductor FETs (NS OS FETs) for 3D LSI application in terms of ALD material engineering, high-field transport, and statistical variability, for the first time. We have developed and systematically compared ALD-grown InGaO, InZnO and InGaZnO FETs. We have fabricated sub-100nm gate length NS OS FETs and demonstrated unsaturated carrier velocity behavior. We have obtained statistical variability data of NS OS FETs and showed a comparable variability against Si CMOS. This work provides an evidence of scalability of NS OS FETs for 3D LSI application.

### 4:15 PM

**T4.3** Enhancement of In<sub>2</sub>O<sub>3</sub> Field-Effect Mobility Up To 152 cm<sup>2</sup>·V-1·s-1¹ Using HZO-Based Higher-k Linear Dielectric, Zehao Lin¹, Chang Niu¹, Hyeongjun Jang², Taehyun Kim², Yizhi Zhang¹, Haiyan Wang¹, Changwook Jeong², Peide Ye¹¹Purdue University, ²Ulsan National Institute of Science and Technology In this work, we report high-performance ALD In<sub>2</sub>O<sub>3</sub> TFTs using HZO as a linear higher-k dielectric. By properly inserting a thin Al<sub>2</sub>O<sub>3</sub> layer between two asymmetric HZO layers and annealing the HZO-Al<sub>2</sub>O<sub>3</sub>-HZO stack capped with In<sub>2</sub>O<sub>3</sub>, the k value of the linear dielectric is boosted to 30. This results in an EOT of

1.9 nm with physical thickness of 15.5 nm and meanwhile  $In_2O_3$  field-effect mobility is boosted to 152 cm<sup>2</sup>·V<sup>-1</sup>·s<sup>-1</sup>, simultaneously. Such enhancements enable high-performance TFTs with record saturation current exceeding 2 mA/ $\mu$ m with a  $L_{ch}$  of 1  $\mu$ m, and maximum current reaches 7 mA/ $\mu$ m with  $L_{ch}$  of 30 nm. Higher-k dielectrics also enhance the electrostatic control of the channel with negligible hysteresis, on/off ratio over 10<sup>11</sup>, and DIBL less than 40 mV/V at  $L_{ch}$  of 35 nm. This work demonstrates a promising and straightforward methodology to enhance the mobility of oxide semiconductor channel by using linear higher-k dielectrics.

### 4:40 PM

**T4.4** Highly Enhanced Memory Window of 17.8V in Ferroelectric FET with IGZO Channel via Introduction of Intermediate Oxygen-deficient Channel and Gate Interlayer, Sijung Yoo<sup>1</sup>, Donghoon Kim<sup>1</sup>, Duk-Hyun Choe<sup>1</sup>, Hyun Jae Lee<sup>1</sup>, Yunseong Lee<sup>1</sup>, Sanghyun Jo<sup>1</sup>, Yoonsang Park<sup>1</sup>, Ki Hong Kim<sup>1</sup>, Kyooho Jung<sup>1</sup>, Moonil Jung<sup>1</sup>, Kwang-Hee Lee<sup>1</sup>, Jee-Eun Yang<sup>1</sup>, Sangwook Kim<sup>1</sup>, Seung-Geol Nam<sup>1</sup> Samsung Advanced Institute of Technology

We demonstrated a novel Ferroelectric Field-Effect Transistor (FeFET) with an IGZO channel, featuring a record-high memory window (MW) of up to 17.8V. A significant advancement is achieved by two strategies. Firstly, the introduction of an intermediate oxygen-deficient channel, which offers sufficient depletion charge to ensure full-loop polarization switching. Secondly, inserting a thin gate interlayer (G.IL), which further increases the MW by the contribution of injected charge through G.IL. With a sub-12nm gate stack thickness and an operation voltage below 15V, the device exhibits promising potential for high-density, low-power non-volatile memory applications.

### 5:05 PM

T4.5 A-IGZO FETs with High Current and Remarkable Stability for Vertical Channel Transistor(VCT) DRAM Applications, Younjin Jang<sup>1</sup>, Jee-Eun Yang<sup>1</sup>, Na-Rae Han<sup>1</sup>, Ha-Jun Sung<sup>1</sup>, Jung-kyun Kim<sup>1</sup>, Youngkwan Cha<sup>1</sup>, Kwang-Hee Lee<sup>1</sup>, Kyooho Jung<sup>1</sup>, Moonil Jung<sup>1</sup>, Wonsok Lee<sup>2</sup>, Min Hee Cho<sup>2</sup>, Sangwook Kim<sup>1</sup>Samsung Advanced Institute of Technology, <sup>2</sup>Samsung Electronics

We report the a-IGZO channel FET exhibited high  $I_{on}$  (22  $\mu$ A/ $\mu$ m with  $V_{GS} = V_{th}+1$  V and  $V_{DS} = 1$  V) and excellent NBTI characteristics ( $\Delta V_{th} < 1$  mV at 3 MV/cm, 85°C). In order to realize such a high performance device, there are several considerations, one of which is finding the optimal composition that increases mobility and keeps device reliability characteristics stable, and the next is to understand the effects of various process conditions on channel behavior and effectively suppress oxygen vacancies ( $V_{O}$ ) while lowering hydrogen (H) concentration. Specifically, we tried to apply an interlayer to contact metal, reduced the H in the bottom oxide, and finally optimized the condition of a gate oxide ( $V_{O}$ ) process and  $V_{O}$  treatment method that could efficiently minimize defect states in the device.

Session C7: Processors I 3:25 PM, Honolulu 1

Co-Chairs: Priyanka Raina, Stanford University

Chia-Hsiang Yang, National Taiwan University

3:25 PM

C7.1 Onyx: A 12nm 756 GOPS/W Coarse-Grained Reconfigurable Array for Accelerating Dense and Sparse Applications, Kalhan Koul<sup>1</sup>, Maxwell Strange<sup>1</sup>, Jackson Melchert<sup>1</sup>, Alex Carsello<sup>1</sup>, Yuchen Mei<sup>1</sup>, Olivia Hsu<sup>1</sup>, Taeyoung Kong<sup>1</sup>, Po-Han Chen<sup>1</sup>, Huifeng Ke<sup>1</sup>, Keyi Zhang<sup>1</sup>, Qiaoyi Liu<sup>1</sup>, Gedeon Nyengele<sup>1</sup>, Akhilesh Balasingam<sup>1</sup>, Jayashree Adivarahan<sup>1</sup>, Ritvik Sharma<sup>1</sup>, Zhouhua Xie<sup>1</sup>, Christopher Torng<sup>2</sup>, Joel Emer<sup>3</sup>, Fredrik Kjolstad<sup>1</sup>, Mark Horowitz<sup>1</sup>, Priyanka Raina<sup>1</sup> Stanford University, <sup>2</sup>University of Southern California, <sup>3</sup>Massachusetts Institute of Technology

This work presents Onyx, the first coarse-grained reconfigurable array for both dense and sparse applications. We add composable sparse primitives that accelerate arbitrary sparse tensor algebra kernels with support for higher-order tensors, multiple inputs, and fusion. Onyx also has application-specialized compute and area-optimized memory tiles for image processing and machine learning applications. We achieve up to 565x better energy-delay product (EDP) for sparse kernels vs. CPUs with sparse libraries, and up to 76% and 85% lower EDP for image processing and ML, respectively, vs. state-of-the-art.

### 3:50 PM

**C7.2** A 52.01TFLOPS/W Diffusion Model Processor with Inter-Time-Step Convolution-Attention-Redundancy Elimination and Bipolar Floating-Point Multiplication, Yubin Qin<sup>1</sup>, Yang Wang<sup>1</sup>, Xiaolong Yang<sup>1</sup>, Zhiren Zhao<sup>1</sup>, Shaojun Wei<sup>1</sup>, Yang Hu<sup>1</sup>, Shouyi Yin<sup>1</sup>Tsinghua University

This paper proposes an energy-efficient diffusion model processor with three features: 1) a semantic-segment sparse convolution engine removes 88.5% of duplicated convolution layer (CL) computations. 2) a resemble trivial attention exponent inheritance design improves attention layer (AL) computation efficiency by 16.7×. 3) a bipolar floating-point multiplier saves 25.4% multiplication effort by avoiding ineffective mantissa multiplication for both CL and AL. It achieves a peak efficiency of 52.01TFLOPS/W and reduces energy by 23.14× and 3.94× compared to state-of-the-art CL and AL processors.

### 4:15 PM

**C7.3** A Stochastic Analog SAT Solver in 65nm CMOS Achieving 6. .6μs Average Solution Time with 100% Solvability for Hard 3-SAT Problems, Qiaochu Zhang<sup>1,2</sup>, Shiyu Su<sup>1,3</sup>, Zerui Liu<sup>1</sup>, Hsiang-Chun Cheng<sup>1</sup>, Zhengyi Qiu<sup>1,3</sup>, Mayank Palaria<sup>1</sup>, Jiacheng Ye<sup>1</sup>, Deming Meng<sup>1</sup>, Buyun Chen<sup>1</sup>, Sushmit Hossain<sup>1</sup>, Wei Wu<sup>1</sup>, Mike Shuo-Wei Chen<sup>1</sup> University of Southern California, <sup>2</sup>University of Virginia, <sup>3</sup>University of Waterloo This paper presents a stochastic analog SAT solver, featuring a fast open-loop architecture with continuous-time self-loopback pull-up switches, a discrete-time scrambling scheme, and a cost-efficient hybrid random code generator. The SAT prototype in 65nm achieves orders of magnitude improvement in speed and energy efficiency compared to prior ASIC SAT solvers.

### 4:40 PM

C7.4 Occamy: A 432-Core 28.1 DP-GFLOP/s/W 83% FPU Utilization Dual-Chiplet, Dual-HBM2E RISC-V-based Accelerator for Stencil and Sparse Linear Algebra Computations with 8-to-64-bit Floating-Point Support in 12nm FinFET, Gianna Paulin<sup>1</sup>, Paul Scheffler<sup>1</sup>, Thomas Benz<sup>1</sup>, Matheus Cavalcante<sup>2</sup>, Tim Fischer<sup>1</sup>, Manuel Eggimann<sup>1</sup>, Yichao Zhang<sup>1</sup>, Nils Wistoff<sup>1</sup>, Luca Bertaccini<sup>1</sup>, Luca Colagrande<sup>1</sup>, Gianmarco Ottavi<sup>3</sup>, Frank Kagan Gürkaynak<sup>1</sup>, Davide Rossi<sup>3</sup>, Luca Benini<sup>1,3</sup> <sup>1</sup>ETH Zurich, Switzerland, <sup>2</sup>Stanford University, USA, <sup>3</sup>University of Bologna, Italy

We present Occamy, a 432-core RISC-V dual-chiplet 2.5D system for efficient sparse linear algebra and stencil computations on FP64 and narrow (32-, 16-, 8-bit) SIMD FP data. Occamy features 48 clusters of RISC-V cores with custom extensions, two 64-bit host cores, and a latency-tolerant multi-chiplet interconnect and memory system with 32 GiB of HBM2E. It achieves leading-edge utilization on stencils (83 %), sparse-dense (42 %), and sparse-sparse (49 %) matrix multiply.

**Session C8: Oversampled Converters** 

3:25 PM, Honolulu 2

Co-Chairs: Stacy Ho, MediaTek

Tetsuya Iizuka, The University of Tokyo

### 3:25 PM

**C8.1** A 97dB-PSRR 178.4dB-FOM<sub>DR</sub> Calibration-Free VCOΔΣ ADC Using a PVT-Insensitive Frequency-Locked Differential Regulation Scheme for Multi-Channel ExG Acquisition, Sehwan Lee<sup>1,2</sup>, Taeryoung Seol<sup>1</sup>, Geunha Kim<sup>1</sup>, Minyoung Song<sup>1</sup>, Gain Kim<sup>1</sup>, Jong-Hyeok Yoon<sup>1</sup>, Arup K. George<sup>1</sup>, Junghyup Lee<sup>1</sup> DGIST, <sup>2</sup>Samsung Electronics

This paper proposes a 97dB-PSRR, 178.4dB-FOM<sub>DR</sub> calibration-free 16-channel VCO- $\Delta\Sigma$  ADC system using a PVT-insensitive frequency-locked differential regulation (FLDR) scheme suitable for wireless ExG Acquisition. Thanks to the FLDR, the SNDR degradation in all 16 channels is less than 1dB over 1.4-2V supply and 20-60°C temperature ranges. Implemented in a 0.18 $\mu$ m standard CMOS process, the proposed system consumes 172 $\mu$ W from a 1.4V supply and occupies 2.7mm² active area, while a single channel consumes 4.2 $\mu$ W and 0.12mm², respectively.

### 3:50 PM

**C8.2** A 470μW, 102.6dB-DR, 20kHz BW calibration-free ΔΣ Modulator with SFDR in excess of 110dBc using an Intrinsically Linear 13-Level DAC, Matteo Dalla Longa<sup>1,2</sup>, Francesco Conzatti<sup>1</sup>, Omar Ismail<sup>2</sup>, John Gabriel Kauffman<sup>2</sup>, Maurits Ortmanns<sup>2</sup> Infineon Technologies Austria AG, <sup>2</sup>Ulm University This paper presents the first true multibit Discrete Time ΔΣ Modulator (DTΔΣM) to achieve a SFDR in excess of 110dBc without the need for Dynamic Element Matching (DEM) or calibration. The high linearity is obtained using a 13-level intrinsically linear DAC in the feedback loop. Over Process-Voltage-Temperature (PVT) variations, the SFDR is consistently between 105 and 115dBc for all measured devices. The prototype achieves a DR of 102.3dB and an SNDR of 100.7dB in a 20kHz BW, consuming 500μW from a 1.8V supply, resulting in a Schreier FoM of 178.3dB.

### 4:15 PM

**C8.3** A Beyond-the-rail Audio CTDSM with a Passive Input Stage and 99.2dB SNDR, Shenyang Li<sup>1</sup>, Sundeep Javvaji<sup>1</sup>, Victor Pecanins-Martínez<sup>1</sup>, Eren Aydin<sup>1</sup>, Robert Van Veldhoven<sup>2</sup>, Kofi Makinwa<sup>1</sup> Delft University of Technology, <sup>2</sup>NXP Semiconductors

This paper presents a 3rd order continuous-time delta-sigma modulator (CTDSM) for audio applications. Its loop filter efficiently realizes complex conjugate NTF zeros by combining a passive RC filter and a Gm-C based resonator. The latter is built around a capacitively-coupled chopper OTA, which enables a beyond-the-rail input range. Implemented in 65nm CMOS, the proposed CTDSM achieves 99.2dB SNDR and 100dB DR in a 24kHz BW while consuming only  $80.7\mu$ W. This results in a state-of-the-art Schreier FoMSNDR of 184dB.

### 4:40 PM

**C8.4** A **0.38mW 200kHz-BW 92.1dB-DR Single-Opamp 4<sup>th</sup>-order Continuous-Time Delta-Sigma Modulator with 3<sup>rd</sup>-order Noise Coupling,** Kent Edrian Lozada<sup>1</sup>, Ye-Dam Kim<sup>1</sup>, Ho-Jim Kim<sup>2</sup>, Youngjae Cho<sup>2</sup>, Michael Choi<sup>2</sup>, Seung-Tak Ryu<sup>1</sup> <sup>1</sup>Korea Advanced Institute of Science and Technology, <sup>2</sup>Samsung Electronics

This work proposes a digital-intensive  $4^{th}$ -order continuous-time delta-sigma modulator (CTDSM) realizing  $3^{rd}$ -order noise-shaping through digital noise coupling (DNC), while the remaining  $1^{st}$ -order noise-shaping is done by an analog loop filter (LF). Fabricated in 28-nm CMOS, the proposed architecture achieves 89.0-dB SNDR, 92.1-dB DR, and 103.9-dB SFDR in a 200-kHz bandwidth (BW), while consuming only 0.38mW at 12.8MS/s. This results in a state-of-the-art Schreier Figure of Merit (FoMs) of 179.3dB and Walden FoMw of 41.2fJ/conv.-step.

C8.5 A 10.8GS/s, 84MHz-BW RF Bandpass ΣΔ ADC with a 89dB-SFDR and a 62dB-SNDR for LTE/5G Receivers, Alhassan Sayed¹, Michel Vasilevski¹, Mahmoud Tarek Abdelmomen¹, Shadi Turk¹, Ahmed Ghoniem², Cristobal Perez³, Cyril Voillequin⁴, Haralampos Stratigopoulos⁵, Marie-Minerve Louerat⁵, Eric Wantiez³, Hassan Aboushady¹ ¹Seamless Waves, ²insspectrum, ³Nokia, ⁴Thales, ⁵Sorbonne University, LIP6, CNRS

The LTE/5G multi-standard RF BP  $\Sigma\Delta$  ADC reported in this paper achieves an SFDR of 89dB and an SNDR of 62dB on a 84MHz-BW centered at F0=2.7GHz. The ADC, sampled at Fs=10.8GHz, has an RF Noise Figure of 29dB, and an Input Intercept Point of +8dBm. When OFDM modulated signals are applied to the ADC, the measured EVM is 1.25% for a 10MHz/64-QAM/LTE, 1.6% for a 20MHz/64-QAM/LTE, and 2.0% for a 40MHz/64-QAM/5G signal.

# **Session C9: Wireless Transceivers**

3:25 PM, Honolulu 3

Co-Chairs: Vanessa Chen, Carnegie Mellon University

Wei Deng, Tsinghua University

3:25 PM

C9.1 A 132-to-163 GHz 4TX/4RX Distributed MIMO FMCW Radar Transceiver with Real-time Reference-Clock Synchronization Enabling Cooperative Coherent Multistatic Imaging System, Ruichen Wan<sup>1</sup>, Wei Deng<sup>1</sup>, Qixiu Wu<sup>1</sup>, Haikun Jia<sup>1</sup>, Rui Wu<sup>2</sup>, Angxiao Yan<sup>1</sup>, Haowen Cai<sup>3</sup>, Sanming Hu<sup>3</sup>, Zhihua Wang<sup>1</sup>, Baoyong Chi<sup>1</sup>

<sup>1</sup>Tsinghua University, <sup>2</sup>National Key Laboratory of Microwave Imaging Technology, Aerospace Information Research Institute, Chinese Academy of Science, <sup>3</sup>Southeast University

This work introduces a D-band 4TX/4RX distributed MIMO radar transceiver with real-time reference-clock synchronization for multistatic imaging system. The proposed synchronized radar system eliminates the time error, frequency error, and slope error of local oscillator (LO) signals between radar stations to ensure the correct acquisition and analysis of radar signals, which enables the combination of target data from multitude of transmitting and receiving stations coherently. In addition, several circuit design techniques including harmonic extraction series power synthesis and harmonic suppression frequency doubling are investigated. This work achieves better detection performance than the traditional MIMO radar with the same number of channels, demonstrating its advantages in future cooperative coherent multistatic imaging system.

### 3:50 PM

**C9.2** A 640-Gb/s 4 X 4-MIMO D-Band CMOS Transceiver Chipset, Chenxin Liu<sup>1</sup>, Zheng Li<sup>1</sup>, Yudai Yamazaki<sup>1</sup>, Hans Herdian<sup>1</sup>, Chun Wang<sup>1</sup>, Anyi Tian<sup>1</sup>, Jun Sakamaki<sup>1</sup>, Han Nie<sup>1</sup>, Xi Fu<sup>1</sup>, Sena Kato<sup>1</sup>, Wenqian Wang<sup>1</sup>, Hongye Huang<sup>1</sup>, Shinsuke Hara<sup>2</sup>, Akifumi Kasamatsu<sup>2</sup>, Hiroyuki Sakai<sup>1</sup>, Kazuaki Kunihiro<sup>1</sup>, Atsushi Shirane<sup>1</sup>, Kenichi Okada<sup>1</sup> <sup>1</sup>Tokyo Institute of Technology, <sup>2</sup>National Institute of Information and Communications Technology

This work presents a D-band (114-170GHz) CMOS transceiver (TRX) chipset covering a 56GHz signal-chain bandwidth. An 8-way low-Q power-combined power amplifier (PA), a 2-way low-Q power-combined low noise amplifier (LNA), wideband-impedance-transformation mixers, and common-source-based cascaded distributed amplifiers (DA) are proposed to improve bandwidth and linearity. The proposed TRX chipset achieves 200-Gb/s data rate by 32QAM in the single-input single-output (SISO) over-the-air (OTA) measurement. A 120-Gb/s data rate by 16QAM is realized with a 15m distance. A 640-Gb/s 4×4 multi-input multi-output (MIMO) is also demonstrated in this work.

### 4:15 PM

C9.3 A -96.5 dBm-Sensitivity, 14 dBm peak power, Self-Interference Resistant IR-UWB Radar Transceiver Supporting Child Presence Detection and Precision Positioning, Hyun-Gi Seok<sup>1</sup>, Wan Kim<sup>1</sup>, Sinyoung Kim<sup>1</sup>, Jae-Keun Lee<sup>1</sup>, Chanho Kim<sup>1</sup>, Chanbin Ko<sup>2</sup>, Junseong Park<sup>2</sup>, Wonkang Kim<sup>1</sup>, Jongpill Cho<sup>1</sup>, Seungyoung Bae<sup>1</sup>, Youngsea Cho<sup>1</sup>, Wonjun Jung<sup>1</sup>, Junhyeong Kim<sup>1</sup>, Sumin Kang<sup>1</sup>, Hyeokju Na<sup>1</sup>, Byoungjoong Kang<sup>1</sup>, Honggul Han<sup>1</sup>, Hoon Kang<sup>1</sup>, Minki Ahn<sup>1</sup>, Chiyoung Ahn<sup>1</sup>, Sukjin Jung<sup>1</sup>, Hyukjun Sung<sup>1</sup>, Seunghyun Oh<sup>1</sup>, Jae-Eun Lee<sup>2</sup>, Jongwoo Lee<sup>1</sup>, Joonsuk Kim<sup>1</sup> Samsung Electronics, <sup>2</sup>Bitsensing This paper presents a radar-enabled IR-UWB system by adopting a self-interference resistant RF transceiver. It shows that child presence detection using IR-UWB radar is possible by implementing a radar system including PHY, MAC, and APP processor. RF transceiver shows high receiver sensitivity and transmitter peak power with low power. Furthermore, a radar dedicated transmitter is used to improve the transmitter signal isolation to the receiver. Proposed notch pulse shaping filter is adopted to satisfy the spectrum emission mask specification. Additionally, a low noise amplifier with wide gain ranges is proposed to improve the sensitivity and support various applications such as radar and positioning detection application. The UWB transceiver achieves -96.5 dBm sensitivity at BPRF 6.81 Mb/s and 14 dBm transmitter peak power and supports the UWB channel 5 and 9.

### 4:40 PM

C9.4 A 28GHz 5G NR Wirelessly Powered Relay Transceiver Using Rectifier-Type 4th-Order Sub-Harmonic Mixer, Sena Kato<sup>1</sup>, Shu Date<sup>1</sup>, Tao Ruoxin<sup>1</sup>, Yasuto Narukiyo<sup>1</sup>, Hiroki Hayashi<sup>1</sup>, Keito Yuasa<sup>1</sup>, Michihiro Ide<sup>1</sup>, Takashi Tomura<sup>1</sup>, Kenichi Okada<sup>1</sup>, Atsushi Shirane<sup>1</sup> Tokyo Institute of Technology In this paper, a wirelessly powered 28GHz phased-array relay transceiver for 5G networks is proposed. The transceiver operates by rectifying a 5.7GHz WPT signal to generate DC power. The transceiver consists of a circuit that performs 4<sup>th</sup>-order sub-harmonic mixer operation while rectifying the WPT signal. The proposed circuit rectifies with efficiency of up to 54.9% and a maximum frequency conversion gain of 19.3dB. The 4×2-array antenna board implementing the chips can steer beam from -50° to +50° and the board is capable of sending and receiving 5G NR modulated signal with 400MHz bandwidth using 64QAM (MCS17).

### 5:05 PM

C9.5 A 28GHz 4-Stream Time-Division MIMO Phased-Array Receiver Utilizing Nyquist-Rate Fast Beam Switching for 5G and Beyond (Late News), Yi Zhang<sup>1</sup>, Minzhe Tang<sup>1</sup>, Jian Pang<sup>1</sup>, Zheng Li<sup>1</sup>, Dongfan Xu<sup>1</sup>, Dingxin Xu<sup>1</sup>, Yuncheng Zhang<sup>1</sup>, Kazuaki Kunihiro<sup>1</sup>, Hiroyuki Sakai<sup>1</sup>, Atsushi Shirane<sup>1</sup>, Kenichi Okada<sup>1</sup>Tokyo Institute of Technology

This work proposes an area-efficient 28-GHz time-division MIMO beamformer supporting multi-beam MIMO (MB-MIMO) without additional hardware cost. RF signal paths can be reused for different MIMO streams by a time-division beam-switching operation, which is realized by oversampled fast-switching RF phase shifter and clock-based synchronization. A prototype fabricated in 65nm CMOS achieves 64-QAM 4x4 MIMO reception in OTA measurement using four 5G NR spatial data streams with 400MHz channel bandwidth.

### **Panel Session**

Tuesday, June 18, 8:00 pm - 10:00 pm

Tapa 1-3

Organizers: Stacy Ho, Mediatek

Stanley SC Song, Google Noriyuki Miura, Osaka Univ Kazuyuki Tomida, Rapidus C. Patrick Yue, HKUST

### Will AI Bite the Industry That Feeds It?

Moderators: Masato Motomura, Tokyo Institute of Technology

Chris Mangelsdorf, Analog Devices (retired)

It's time to talk about the scary elephant in the room. The powerful new technology of AI is only possible because of the high-performance semiconductors that WE make. But is this new beast about to turn on us? Are our jobs at stake because of it, or will it usher in a new golden age of semiconductors with breakthrough innovations and countless new applications?

This Panel discussion will have two parts. Part 1 for discussion of moderated questions among panelists followed by Q&A with the audience and Part 2 for game-show competition between Chip heroes (panelists and audience) and gen-Al.

Don't miss this thought-provoking and entertaining panel discussion!

### Panelists:

Serge Biesemans, IMEC Chidi Chidambaram, Qualcomm Chet Lenox, KLA Euicheol Lim, SKHynix Azalia Mirhoseini, Stanford Univ Rangharajan Venkatesan, Nvidia Hoi-Jun Yoo, KAIST

Wednesday, June 19, 2024 Session PL2: Plenary Session II 8:00 AM, Tapa 1-3

8:00 a.m. Opening Remarks

T. Tsunomura, Tokyo Electron Ltd. M. Hamada, The University of Tokyo

### P2.1 - 8:35 AM

**Wireless and Future Hyperconnected World**, Maryam Rofougaran, Movandi Corporation, CEO and Co-Founder

Wireless networks will become the backbone of our hyper-connected world by providing high-speed, low-latency data transmission. Through a fusion of terrestrial cellular networks, satellite communication, and local wireless area networks, this infrastructure will seamlessly support continuous connectivity for billions of devices and cater to essential needs such as emergency response, remote work, automation, and operational efficiency. The integration of sensing technologies enriches wireless networks with contextual awareness and environmental intelligence. With billions of sensors capturing real-time data, these networks empower Al-driven algorithms to optimize performance, anticipate user requirements, and overcome potential obstacles. Semiconductor breakthroughs are pivotal in realizing intelligent wireless connectivity. Advanced chip sets, featuring embedded Al accelerators, empower Al algorithms to process data locally and make informed decisions in near real-time. Energy-efficient semiconductor

designs also extend device battery life. This presentation will review key advances of wireless technology and present emerging technologies that will shape its evolution.

### P2-2 9:15 AM

**Photonics-Electronics Convergence Devices to Accelerate IOWN, Hidehiro Tsukano, NTT Corporation, Senior Vice President of Research and Development** 

IOWN (Innovative Optical Wireless Network) is an initiative to create a sustainable society that cannot be achieved with current network infrastructure. By taking advantage of optical technology for across-the-board network communications and computing, NTT is aiming to provide a new ICT platform that features high-capacity, high-quality, low-latency, and low-power consumption. The primary requirements for device technology are ultra-fine semiconductor manufacturing processes, ultra-high density assembly, and photonics-electronics convergence. Thus, NTT is promoting research and development in accordance with the roadmap to incorporate optical communications technology into the details of computing components step by step. This challenge could lead to the ultimate computing capacity that extends Moore's law, and we believe it can resolve the ever-increasing power consumption problem of information processing and contribute to the realization of carbon neutrality.

# Session T5: Advanced CMOS Devices and Technology-1

10:15 AM, Tapa 1-3

Co-Chairs: Anabela Veloso, Imec

Jin Cai, TSMC

### 10:15 AM

**T5.1** Product Performance Aware 3rd Generation GAA Platform Transistor Design with Extreme Small Local Layout Effect and Transistor Variation, Dongchan Jeong<sup>1</sup>, Seungkwon Kim<sup>1</sup>, Seulki Park<sup>1</sup>, Sang Hyeon Lee<sup>1</sup>, Sada-aki Masuoka<sup>1</sup>, Byungha Choi<sup>1</sup>, Shincheol Min<sup>1</sup>, Sanghoon Lee<sup>1</sup>, Minseong Lee<sup>1</sup>, Chang-Woo Sohn<sup>1</sup>, Jaehun Jeong<sup>1</sup>, Yuri Yasuda-Masuoka<sup>1</sup>, Ja-Hum Ku<sup>1,1</sup>Samsung Electronics

A product performance aware 3<sup>rd</sup> generation MBCFET<sup>TM</sup> (SF2) is revealed to maximize Gate-All-Around benefit fully by introducing unique epitaxial and integration process, which overcomes the scaling and GAA structure conflict with a product gain. The product major narrow NS Tr was boosted by N/PFET +29/+46%, as well as a wide NS Tr +11/+23%. In addition, through Tr global variation reduction by 26% from FinFET, a product leakage distribution was significantly scaled by ~50%. The process can enable another level of DTCO collaboration in MBCFET<sup>TM</sup> for the future technology.

### 10:40 AM

T5.2 Monolithic Complementary Field Effect Transistors (CFET) demonstrated using Middle Dielectric Isolation and Stacked Contacts, Steven Demuynck<sup>1</sup>, Victor Vega Gonzalez<sup>1</sup>, Camila Toledo de Carvalho Cavalcante<sup>1</sup>, Lucas Petersen Barbosa Lima<sup>1</sup>, Karen Stiers<sup>1</sup>, Cassie Sheng<sup>1</sup>, Anne Vandooren<sup>1</sup>, Maryam Hosseini<sup>1</sup>, Daisy Zhou<sup>1</sup>, Hans Mertens<sup>1</sup>, Thomas Chiarella<sup>1</sup>, Juergen Boemmels<sup>1</sup>, Roger Loo<sup>1</sup>, Erik Rosseel<sup>1</sup>, Clement Porret<sup>1</sup>, Yosuke Shimura<sup>1</sup>, Anjani Akula<sup>1</sup>, Geert Mannaert<sup>1</sup>, Subhobroto Choudhury<sup>1</sup>, Vincent Brissonneau<sup>1</sup>, Emmanuel Dupuy<sup>1</sup>, Tanushree Sarkar<sup>1</sup>, Nathali Franchina Vergel<sup>1</sup>, Antony Peter<sup>1</sup>, Nicolas Jourdan<sup>1</sup>, Jean-Philippe Soulie<sup>1</sup>, Kevin Vandersmissen<sup>1</sup>, Farid Sebaai<sup>1</sup>, Pallavi Putarame Gowda<sup>1</sup>, Kenneth Lai<sup>1</sup>, Andrea Mingardi<sup>1</sup>, Sujan Sumar Sarkar<sup>1</sup>, Koen Dhave<sup>1</sup>, BT Chan<sup>1</sup>, Alfonso Sepulveda Marquez<sup>1</sup>, Robert Langer<sup>1</sup>, Il Gyo Koo<sup>1</sup>, Efrain Altamirano Sanchez<sup>1</sup>, Katia Devriendt<sup>1</sup>, Paulina Rincon Delgadillo<sup>1</sup>, Frederic Lazzarino<sup>1</sup>, Jerome Mitard<sup>1</sup>, Jef Geypen<sup>1</sup>, Eva Grieten<sup>1</sup>, Dmitry Batuk<sup>1</sup>, Yi-Fan Chen<sup>1</sup>, Frederik Verbeek<sup>1</sup>, Frank Holsteyns<sup>1</sup>, Sujith Subramanian<sup>1</sup>, Naoto Horiguchi<sup>1</sup>, Serge Biesemans<sup>1</sup>imec

This work reports on the first demonstration of monolithic CFET CMOS co-integrating Middle Dielectric Isolation (MDI), Inner Spacers (ISP) and Stacked frontside patterned Contacts. The flow results in functional CMOS devices on a common gate architecture. The MDI formation is done before source drain (SD) recess for optimal bottom junction (BJ) formation. The paper discusses the challenges of using stacked contacts to form the top device junction (TJ). Finite accuracy of bottom device contact (BC) registration from frontside results in a limited process latitude to access the top device channel for TJ formation while keeping the integrity of MDI and ISP. Top device survival rate increases from 11% to 79% by eliminating the frontside BC. We show feasibility of moving BC to the wafer backside with registration accuracy below 3nm.

### 11:05 AM

T5.3 Ge(110) GAA Nanosheet / Si(100) Tri-gate Nanosheet Monolithic CFETs Featuring Record-high Hole Mobility, Seong Kwang Kim<sup>1,2</sup>, Hyeong-Rak Lim<sup>1</sup>, Jaeyong Jeong<sup>1</sup>, Youngkeun Park<sup>1</sup>, Jejune Park<sup>2</sup>, Sungil Park<sup>2</sup>, Jaehyun Park<sup>2</sup>, Daewon Ha<sup>2</sup>, Byung Jin Cho<sup>1</sup>, Sanghyeon Kim<sup>1</sup>KAIST, <sup>2</sup>Samsung Electronics In this study, we demonstrated heterogeneous 3D monolithic CFETs (mCFETs) by utilizing Ge (110)/<110> gate-all-around (GAA) nanosheet p-FETs as the top-tier transistors and Si (100)/<110> tri-gate n-FETs as the bottom-tier transistors. By minimizing the mobility difference between electrons and holes through this transport combination of heterogeneous channels, we demonstrated its potential for the next-generation logic. Notably, we achieved a record-high hole mobility of 1200 cm<sup>2</sup>/V·s (normalized by footprint to account CFET drivability) in the Ge (110)/<110> GAA nanosheet p-FETs with flat top and bottom surfaces. These channels were successfully employed in heterogeneous mCFETs to see the feasibility for high-performance logic devices.

### 11:30 AM

T5.4 Thermal Considerations for Block-Level PPA Assessment in Angstrom Era: A Comparison Study of Nanosheet FETs (A10) & Complementary FETs (A5), Subrat Mishra<sup>1</sup>, Bjorn Vermeersch<sup>1</sup>, Venkateswarlu Sankatali<sup>1</sup>, Halil Kukner<sup>1</sup>, Gioele Mirabelli<sup>1</sup>, Fabian Bufler<sup>1</sup>, Moritz Brunion<sup>1</sup>, Dawit Burusie Abdi<sup>1</sup>, Herman Oprins<sup>1</sup>, Dwaipayan Biswas<sup>1</sup>, Odysseas Zografos<sup>1</sup>, Francky Catthoor<sup>1</sup>, Pieter Weckx<sup>1</sup>, Geert Hellings<sup>1</sup>, James Myers<sup>1</sup>, Julien Ryckaert<sup>1</sup>IMEC

In this paper, we make a thermal-aware block-level PPA comparison study for nanosheet transistors and complementary field effect transistors, expected to be used in future Angstrom nodes, namely A10 and A5 respectively. We report block-level scaling results from A10 to A5 node on an open-source many-core architecture: 2.5% increase in  $F_{\text{max}}$ , 25% reduction in power, 27% reduction in energy per cycle, achieved with 35% area reduction and a consequent increase in power density by 15% under nominal 0.7V/25C. The PPA analysis methodology has been augmented with a fast package-level thermal simulator to enable early self-consistent thermal estimation that accounts for exponential leakage power increase with temperature, which is important for dynamic thermal management applications. The analysis reveals a reduction of 64mV in Vdd and 10% in frequency required for A5 node to maintain same  $T_{j,max}$  as A10 node operating at 0.7V, still resulting in a 40% gain in system throughput.

### **Session C10: Transformer Processors**

10:15 AM, Honolulu 1

Co-Chairs: Ben Keller, NVIDIA

Youngjoo Lee, POSTECH

10:15 AM

C10.1 MINOTAUR: An Edge Transformer Inference and Training Accelerator with 12 MBytes On-Chip Resistive RAM and Fine-Grained Spatiotemporal Power Gating, Kartik Prabhu<sup>1</sup>, Robert M. Radway<sup>1</sup>,

Jeffrey Yu<sup>1</sup>, Kai Bartolone<sup>1</sup>, Massimo Giordano<sup>1</sup>, Fabian Peddinghaus<sup>1</sup>, Yonatan Urman<sup>1</sup>, Win-San Khwa<sup>2</sup>, Yu-Der Chih<sup>2</sup>, Meng-Fan Chang<sup>2</sup>, Subhasish Mitra<sup>1</sup>, Priyanka Raina<sup>1</sup>Stanford University, <sup>2</sup>TSMC MINOTAUR is the first energy-efficient edge SoC for inference and training of Transformers (and other networks, e.g., CNNs) with all memory on-chip. MINOTAUR leverages a configurable 8-bit posit-based accelerator, fine-grained spatiotemporal power gating enabled by on-chip resistive-RAM (RRAM) for dynamically adjustable bandwidth, and on-chip fine-tuning through full-network low-rank adaptation (LoRA). MINOTAUR achieves an average utilization of 93% and 74% and energy of 8.1 mJ and 7.3 mJ on ResNet-18 and MobileBERT<sub>TINY</sub> inference respectively, and on-chip fine-tuning within 1.7% of off-line training without RRAM-induced energy limitations or endurance degradations.

### 10:40 AM

C10.2 A 28nm 4.35TOPS/mm2 Transformer Accelerator with Basis-vector Based Ultra Storage Compression, Decomposed Computation and Unified LUT-assisted Cores, Chen Tang<sup>1</sup>, Xinyuan Lin<sup>1</sup>, Zongle Huang<sup>1</sup>, Wenyu Sun<sup>1</sup>, Hongyang Jia<sup>1</sup>, Yongpan Liu<sup>1,1</sup>Tsinghua University

The area-efficient Transformer accelerator exploiting matrix redundancy is presented with four features: 1) A proposed basis-vector decomposition sparing 25.5x model storage for Transformer like Bert-Base, allowing full on-chip inference on devices with about 13MB memory like smartphones, at only 1.28% accuracy loss. 2) An area-efficient self-programming LUT-assisted computing cell by result prefetch; 3) A unified task-insensitive core supporting fast decomposed computing, resulting in a remarkable 73% energy saving; 4) A NoC design facilitating hybrid data reuse to reduce communication. It achieves 4.35 TOPS/mm² dense area efficiency, 4 times than the state-of-the-art counterpart at same fabrication level. It also demonstrates 213%-429% higher overall energy efficiency.

### 11:05 AM

**C10.3** A 99.2TOPS/W Transformer Learning Processor with Approximated Attention Score Gradient Computation and Ternary Vector-based Speculation, Ping-Sheng Wu<sup>1</sup>, Yu-Cheng Lin<sup>1</sup>, Chia-Hsiang Yang<sup>1</sup> Graduate Institute of Electronics Engineering, National Taiwan University, Taipei, Taiwan

This work presents the *first* Transformer learning processor supporting both inference and training acceleration. By applying algorithm-architecture optimizations, including approximated gradient computation and ternary vector-based speculation, the training complexity is reduced by up to 94.2%. Adoption of the 8-bit block floating-point (Block-FP) format enables a 39-to-60% power reduction for multiply-accumulate (MAC) operations. The chip delivers a peak energy efficiency of 99.2TOPS/W, outperforming the state-of-the-art Transformer inference-only processors by 2.6-to-162×.

### 11:30 AM

C10.4 A 22nm 54.94TFLOPS/W Transformer Fine-Tuning Processor with Exponent-Stationary Recomputing, Aggressive Linear Fitting, and Logarithmic Domain Multiplicating, yang wang<sup>1</sup>, Xiaolong Yang<sup>1</sup>, Yubin Qin<sup>1</sup>, Zhiren Zhao<sup>1</sup>, ruiqi guo<sup>1</sup>, zhiheng yue<sup>1</sup>, Huiming Han<sup>1</sup>, Shaojun Wei<sup>1</sup>, Yang Hu<sup>1</sup>, Shouyi Yin<sup>1,2</sup> <sup>1</sup>Tsinghua University, <sup>2</sup>Shanghai Al Laboratory

This paper proposes a Transformer-based processor supporting energy-efficient fine-tuning with batch-iteration-matrix multi-level optimizations. It has three key features: 1) An exponent-stationary recomputing scheduler (ESRC) reduces 44.2% of the storage requirement for each batch. 2) An aggressive linear fitting unit (ALFU) saves 47.4% of the computations in each iteration. 3) A logarithmic domain processing element (LDPE) decreases 36.3% of energy for matrix multiplications (MM) in fine-tuning. The proposed Transformer processor achieves an energy efficiency of 54.94TFLOPS/W. It reduces fine-tuning energy by 4.27× and offers 3.57× speedup for GPT-2.

Co-Chairs: Erik Olieman, NXP Semiconductors

Satoshi Kondo, Toshiba Corp.

10:15 AM

**C11.1** A 0.9V Rail-to-Rail Ultra-Low-Power Fully Integrated Clock Generator Achieving 23fJ/Cycle in 28nm CMOS, Sander Derksen<sup>1</sup>, Maël Demarets<sup>2,3</sup>, Gerard Villar Piqué<sup>1</sup>, Fabio Sebastiano<sup>3</sup> <sup>1</sup>NXP Semiconductors, <sup>2</sup>KU Leuven, <sup>3</sup>Delft University of Technology

The proposed VCO comprises two voltage-stacked coupled ring oscillators, one tied to vdd and one tied to gnd, each driving part of a level-shifter circuit to prevent short-circuit currents, thus generating a rail-to-rail clock with high energy efficiency. As a potential application, the VCO is embedded in a duty-cycled RC-based FLL. In 28nm CMOS, the VCO and the FLL draw 7.4nA and 26nA from the nominal 0.9V supply, respectively, while delivering a 1MHz rail-to-rail output clock.

# 10:40 AM

C11.2 A 94fs<sub>rms</sub>-Jitter and -249.3dB FoM 4.0GHz Ring-Oscillator-based MDLL with Background Calibration of Phase Offset and Injection Slope Mismatch, Sander Derksen<sup>1</sup>, Maël Demarets<sup>2,3</sup>, Gerard Villar Piqué<sup>1</sup>, Fabio Sebastiano<sup>3</sup> NXP Semiconductors, <sup>2</sup>KU Leuven, <sup>3</sup>Delft University of Technology This paper presents a ring oscillator (RO)-based multiplying delay-locked loop (MDLL) with frequency and slope detector (FSD) that can control both the oscillation frequency and the injection signal slope. By comparing characteristics of two consecutive transitions of the RO before and after the injection, the FSD distinguishes the cause of error, i.e., mismatch in period or slope. Hence, it can individually drive two loops; 1) for locking the steady-state frequency of the RO and 2) for matching the transition slope of the reference edge to that of the internal node of the RO. As the proposed FSD efficiently mitigates each jitter source, the chip, implemented in 40nm CMOS, shows an integrated rms jitter of 94fsrms at 4GHz, achieving a FoM of -249.3dB.

### 11:05 AM

C11.3 A 25.4-27.5 GHz Ping-Pong Charge-Sharing Locking PLL Achieving 42 fs Jitter with Implicit Reference Frequency Doubling, Sayan Kumar<sup>1</sup>, Patchara Sawakewang<sup>1</sup>, Teerachot Siriburanon<sup>1</sup>, Robert Bogdan Staszewski<sup>1</sup> University College Dublin

We propose a ping-pong charge-sharing locking (PP-CSL) PLL which injects charge into the oscillator tank employing complementary charge-sharing capacitors ( $C_{shared}$ ) during both positive and negative reference clock ( $f_{REF}$ ) transitions, resulting in an implicit 2x multiplication. The proposed frequency-tracking loop (FTL) and duty-cycle calibrations (DCC) are achieved simultaneously by monitoring the charge residue on Cshared. Implemented in 28 nm CMOS, the ~27 GHz PLL achieves 42 fs of rms jitter while consuming only 14 mW with  $f_{REF}$  of 250 MHz, leading to FoM $_{itter-N}$  of -276.6 dB.

### 11:30 AM

C11.4 A 3.2GHz-15GHz Low Jitter Resonant Clock Featuring Rotary Traveling Wave Oscillators in Intel 4 CMOS for 3D Heterogeneous Multi-Die Systems, Vinayak Honkote<sup>1</sup>, Ragh Kuttappa<sup>1</sup>, Jainaveen Sundaram<sup>1</sup>, Satish Yada<sup>1</sup>, Chinnusamy Kalimuthu<sup>1</sup>, Juhi Patil<sup>1</sup>, Richard Lee<sup>1</sup>, Cristan Paulino<sup>1</sup>, Paolo Aseron<sup>1</sup>, Trang Nguyen<sup>1</sup>, Amreesh Rao<sup>1</sup>, Dileep Kurian<sup>1</sup>, Mingming Xu<sup>1</sup>, Yan Song<sup>1</sup>, Tanay Karnik<sup>1</sup>, Anuradha Srinivasan<sup>1</sup>, Vivek De<sup>1</sup>Intel Corporation.

We present a resonant clocking technique featuring rotary traveling wave oscillators (RTWOs) and a rotary oscillatory array (ROA) in Intel 4 CMOS for high-frequency, low-jitter, low-power and low-skew clock generation and distribution in 3D heterogeneous multi-die systems. The active base die incorporates an

array of four coupled RTWOs capable of dynamic frequency tuning. Three independent resonant rotary rings are implemented to demonstrate the range of native resonant frequencies with very low jitter. The circuits operate across a wide frequency (3.2GHz-15GHz) and voltage (0.55V-1.2V) range with very low measured period jitter (107fs-705fs) and minimal duty-cycle distortion (50 $\pm$ 0.8%) suitable for multi-die high-performance GPUs.

## Session C12: Sensors for Audio and Video

10:15 AM, Honolulu 3

Co-Chairs: Markus Dielacher, Infineon

Kentaro Yoshioka, Keio University

10:15 AM

C12.1 23,000-Exposures/s 360fps-Readout Software-Defined Image Sensor with Motion-Adaptive Spatially Varying Imaging Speed, Roberto Rangel<sup>1</sup>, Xiaonong Sun<sup>1</sup>, Ayandev Barman<sup>1</sup>, Rahul Gulve<sup>1</sup>, Savo Bajic<sup>1</sup>, Jingmin Wang<sup>1</sup>, Harry Wang<sup>1</sup>, David B. Lindell<sup>1</sup>, Kiriakos N. Kutulakos<sup>1</sup>, Roman Genov<sup>1</sup>University of Toronto

The software-defined VGA image sensor adapts to fast changes in the scene, both locally and globally, by taking advantage of programmable-size/speed super-pixels and scalable-rate SAR ADCs, respectively. Each super-pixel includes up to 8x8 pixels exposed in a rapid sequence within one frame period, yielding a 64x maximum boost of the exposure rate over the output rate, without the corresponding increase in the ADC power. At 360fps readout, this corresponds to over 23,000 exposures/s while using only 24.5mW, and comes at the cost of moderately lower *local* resolution, only in the regions with the fast changes in the scene. The 54fJ-FoM SAR ADC allows for scaling down to the 30fps 'slow' mode, yielding an additional factor of 12x savings in the output data and camera digital power, and 30% savings in the ADC power.

#### 10:40 AM

**C12.2** A 450μW@50fps Wake-Up Module Featuring Auto-Bracketed 3-Scale Log-Corrected Pattern Recognition and Motion Detection in a 1.5Mpix 8T Global Shutter Imager, Arnaud Verdant<sup>1</sup>, William Guicquero<sup>1</sup>, David Coriat<sup>1</sup>, Guillaume Moritz<sup>1</sup>, Nicolas Royer<sup>1</sup>, Sébastien Thuries<sup>1</sup>, Anaïs Mollard<sup>2</sup>, Vincent Teil<sup>2</sup>, Yann Desprez<sup>2</sup>, Gilles Monnot<sup>2</sup>, Pierre Malinge<sup>2</sup>, Bruno Paille<sup>2</sup>, Guillaume Caubit<sup>2</sup>, Arnaud Bourge<sup>2</sup>, Laurent Tardif<sup>2</sup>, Stéphanie Bigault<sup>2</sup>, Jérôme Chossat<sup>2</sup> CEA Leti, <sup>2</sup>STMicroelectronics

Megapixel imagers with computer vision capabilities exhibit high acquisition performance at the expense of a power consumption preventing always-on usage. This paper presents ATIM, a wake-up solution for both 3-scale pattern recognition and motion detection, that is added to a 1360×1120 Global-Shutter commercial CIS without impairing image quality in standard readout modes. ATIM relies on self-adaptation to ambient light conditions, to improve algorithmic robustness for real-world scenarios. This module captures 9×9-downsampled 8b images using a dedicated readout and processes 6b 152×112 frames, under an overall power budget of ~450µW at 50fps.

## 11:05 AM

**C12.3** A 430-μA 68.2-dB-SNR 133-dBSPL-AOP CMOS-MEMS Digital Microphone based on Electrostatic Force Feedback Control, Qi Zhang¹, Jiaqi Dong¹,², Xinwen Zhang¹, Yekan Chen¹,²,³, Zipeng Cheng¹, Bo Zhao¹, Yuxuan Luo¹,²,⁴¹Zhejiang University, ²ZJU-Hangzhou Global Scientific and Technological Innovation Center, ³Microaiot, ⁴Stomatology Hospital, School of Medicine, Zhejiang University

This paper presents a high-dynamic-range CMOS-MEMS digital microphone based on electrostatic force feedback control (EFFC). We propose to adjust the sensitivity of the capacitive acoustic transducer according to the input acoustic volume by adaptively biasing it at different voltages, so its acoustic dynamic range (DR) can be extended. A sub-sampling amplitude detector (SSAD) is proposed to achieve

fast and efficient acoustic volume detection. The volume detection result controls a fast-settling predictive referenced charge pump (PRCP) to provide closed-loop EFFC. The proposed solution achieves a signal-to-noise ratio (SNR) of 68.2 dB at 94 dBSPL and an acoustic overload point (AOP) of 133 dBSPL with 430  $\mu$ A at  $CLK_{IN}$ = 3.072 MHz. The measured acoustic DR is 107.2 dB.

#### 11:30 AM

**C12.4** A 1.5 V 132 dBSPL AOP Digital Readout Circuit for MEMS Microphone Using Self-Adaption Loop, Ling Wang<sup>1</sup>, Longjie Zhong<sup>1</sup>, Zhangming Zhu<sup>1</sup> <sup>1</sup>Key Laboratory of Analog Integrated Circuits and Systems (Ministry of Education), School of Integrated Circuits, Xidian University

This work presents a digital readout integrate circuit (IC) for capacitive MEMS microphone, which features a self-adaption loop (SAL), allowing the single-ended system to process high sound pressure signals. A prototype is realized in a 0.153  $\mu$ m CMOS process, performing 67.34 dB-A SNR at 94 dB SoundPressure-Level (SPL) with an acoustic overload point (AOP) of 132 dB SPL, consuming 738  $\mu$ A at 1.5 V supply voltage.

## **Session TFS1: Oxide Semiconductor Applications in BEOL**

1:00 PM, Tapa 1

Co-Chairs: Franck Arnaud, StMicroectronics

Tuo-Hung Hou, National Yang Ming Chiao Tung University

## 1:00 PM

TFS1.1 Amorphous Oxide Semiconductors for Monolithic 3D Integrated Circuits (Invited), Suman Datta<sup>1</sup>, Shimeng Yu<sup>1</sup>, Asif Khan<sup>1</sup>, Sunbin Deng<sup>1</sup>, Khandker Akif Aabrar<sup>1</sup>, Jungyoun Kwak<sup>1</sup>Georgia Tech AOS FETs, with low leakage current, satisfactory carrier mobility and BEOL compatibility can enable dense memory on top of CMOS. Redesigned AOS FETs with high breakdown voltage can support efficient power delivery solutions. Such versatility positions AOS FETs to meet the evolving demands of heterogeneous compute, reshaping the technology landscape of memory and power delivery.

## 1:25 PM

TFS1.2 P-type SnO Semiconductor Transistor and Application (Invited), Chun-Chen Wang<sup>1,2</sup>, Cheng-Chen Kuo<sup>1</sup>, Cheng-Hsien Wu<sup>1</sup>, Anni Lu<sup>1,3</sup>, Heng-Yuan Lee<sup>1</sup>, Chen-Feng Hsu<sup>1</sup>, Pei-Jer Tzeng<sup>1</sup>, Tung-Ying Lee<sup>1</sup>, Fa-Rong Hou<sup>4</sup>, Ming-Han Chang<sup>5</sup>, Sheng-Chih Lai<sup>1</sup>, Ken-Ichi Goto<sup>1</sup>, Shimeng Yu<sup>3</sup>, Chih-I Wu<sup>2,4,5</sup>, C.T. Lin<sup>1</sup>, Yu-Ming Lin<sup>1</sup>, Xin-Yu Bao<sup>1</sup> <sup>1</sup>Taiwan Semiconductor Manufacturing Company, Ltd., <sup>2</sup>Graduate School of Advanced Technology, National Taiwan University, <sup>3</sup>Georgia Institute of Technology, <sup>4</sup>Graduate Institute of Electronics Engineering, National Taiwan University, <sup>5</sup>Graduate Institute of Photonics and Optoelectronics, National Taiwan University

In this work, high-quality p-type SnO material is developed by PVD deposition. Sub-100 nm short channel p-SnO devices are first demonstrated with current density 10^20  $\mu$ A/ $\mu$ m, Ion/Ioff over 10<sup>4</sup>, SS ^0.4 V/dec and hole mobility ^2 cm²/Vs. The benefits of monolithic 3D integration with oxide transistors in BEOL are projected using FPGA as example.

#### 1:50 PM

**TFS1.3** Demonstration of On-Chip Switched-Capacitor DC-DC Converters using BEOL Compatible Oxide **Power Transistors and Superlattice MIM Capacitors,** Sunbin Deng<sup>1</sup>, Jungyoun Kwak<sup>1</sup>, Junmo Lee<sup>1</sup>, Dyutimoy Chakraborty<sup>1</sup>, Jaewon Shin<sup>1</sup>, Omkar Phadke<sup>1</sup>, Sharadindu Gopal Kirtania<sup>1</sup>, Chengyang Zhang<sup>1</sup>, Khandker Akif Aabrar<sup>1</sup>, Shimeng Yu<sup>1</sup>, Suman Datta<sup>1</sup>Georgia Institute of Technology

Through monolithic integration of back-end-of-line (BEOL) compatible enhancement and depletion-mode tungsten-doped indium oxide (IWO) power transistors and high-voltage (HV) superlattice capacitors, we

experimentally demonstrate, for the first time, an on-chip switched-capacitor (SC) DC-DC converter to support efficient power delivery in heterogeneous integrated circuits. A novel oxygen anneal treatment to the power transistors markedly improved the reliability of the transistors with a  $>4\times$  reduction in  $V_{th}$  shift. The fabricated converter circuit achieved 12V-to-6V conversion with an efficiency of 82.8%. A projected power density of 1.03 W/mm² could be achieved by transitioning to 3D trench capacitors from current planar form.

## 2:15 PM

**TFS1.4** First Experimental Demonstration of Hybrid Gain Cell Memory with Si PMOS and ITO FET for High-speed On-chip Memory, Shuhan Liu<sup>1</sup>, Shengjun Qin<sup>1</sup>, Koustav Jana<sup>1</sup>, Jian Chen<sup>1</sup>, Kasidit Toprasertpong<sup>1</sup>, H.-S. Philip Wong<sup>1</sup>Stanford University

This work experimentally demonstrates hybrid gain cell memory with Si PMOS as read transistor and ITO FET as write transistor integrated monolithically on the same chip. With Si PMOS as the read transistor, hybrid gain cell memory has the benefits of high read speed, counterbalanced capacitive coupling, optimized state allocation, and superb bias stress stability. Fabricated Si PMOS has mobility of 86.4 cm $^2$ /Vs and the ALD ITO FET has positive V<sub>TH</sub> = 0.75 V and excellent SS = 65 mV/dec. Hybrid gain cell shows measured retention of 5,000 sec under 0V WWL standby voltage. Excellent stability of < 12 mV shift for Si PMOS and ITO FET under 1,000 sec bias stress in standby mode is achieved.

### 2:40 PM

**TFS1.5** On the Reliability of High-Performance Dual Gate (DG) W-doped In<sub>2</sub>O<sub>3</sub> FET, Khandker Akif Aabrar<sup>1</sup>, Hyeonwoo Park<sup>1</sup>, Suman Datta<sup>1</sup>, Sharadindu Kirtania Gopal<sup>1</sup>, Sunbin Deng<sup>1</sup>, Chengyang Zhang<sup>1</sup>, Md Abdullah Al Mamun<sup>2</sup>, Kyeongjae Cho<sup>2</sup>, Gilbert B. Rayner Jr<sup>3</sup> <sup>1</sup>Georgia Institute of Technology, <sup>2</sup>University of Texas at Dallas, <sup>3</sup>Kurt J Lesker

We demonstrate a high performance back-end-of-line (BEOL) compatible tungsten (W)-doped  $In_2O_3$  channel (IWO) dual gate (DG) field-effect transistor (FET) with ultra low-leakage current < $10^{-15}$  A/ $\mu$ m and high  $I_{ON}/I_{OFF}$  ratio of  $5.8 \times 10^{11}$  at 2.5 V overdrive ( $V_{ov}$ ). In addition, the IWO DG FET demonstrates a record low negative bias temperature instability (NBTI) of 7.2 mV, record low hot carrier degradation (HCD) of 63 mV and a low positive bias temperature instability (PBTI) of 85 mV at 1 V  $V_{ov}$  which makes IWO DG FET a potential candidate for realizing high density embedded-DRAM for last-level cache (LLC). Furthermore, we develop a comprehensive modeling framework for assesing the reliability of amorphous oxide semiconductor (AOS) channel FETs which can provide insights into the threshold voltage ( $V_T$ ) instability mechanisms and help design appropriate mitigation strategies.

## Session T6: Memory Technology: NAND, DRAM-1 1:00 PM, Tapa 2

Co-Chairs: Jixin Yu, Western Digital Corp

Yuri Masuoka, Samsung Electronics

## 1:00 PM

**T6.1** Fluorine-free Word Line Molybdenum Process for Enhancing Scalability and Reliability in 3D Flash Memory, Takashi Fukushima<sup>1</sup>, Takayuki Kashima<sup>1</sup>, Satoshi Seto<sup>1</sup>, Hiroyuki Ohtori<sup>1</sup>, Masaki Kato<sup>1</sup>, Kaihei Katou<sup>1</sup>, Hiroshi Takehira<sup>1</sup>, Yohei Sugawara<sup>1</sup>, Zhiyao Zhu<sup>1</sup>, Kazushi Hara<sup>1</sup>, Ryota Osanai<sup>1</sup>, Takayuki Beppu<sup>1</sup>, Hiroko Tahara<sup>1</sup>, Tatsuya Ishiku<sup>1</sup>, Kensei Takahashi<sup>1</sup>, Tomotaka Ariga<sup>1</sup>, Yu Ueda<sup>2</sup>, Yuya Matamura<sup>2</sup>, Yusuke Mukae<sup>2</sup>, Naoki Takeguchi<sup>2</sup>, Yosuke Maruyama<sup>1</sup>, Ryo Nishikawa<sup>1</sup>, Hakuba Kitagawa<sup>1</sup>, Jun Asakawa<sup>1</sup>, Yasuhiro Uchiyama<sup>1</sup>, Kazuya Ohuchi<sup>1</sup>, Katsuyuki Sekine<sup>1</sup>Kioxia Corporation, <sup>2</sup>Western Digital Corporation

A state-of-the-art fluorine-free word line (WL) molybdenum (Mo) process has been established for future 3D flash memory. Application of Mo to WLs can accelerate scaling of cells in both the vertical and horizontal directions with lower RC delay and lower leakage failure rates compared to traditional tungsten. In addition to being fluorine-free, key attributes of the process are optimization of Mo recess by innovative chemical and improvement of Mo filling to remove oxygen residue in Mo voids. These techniques can extend the scaling limit of 3D flash memory.

#### 1:25 PM

T6.2 Innovative Barrier Metal-less Metal Gate Scheme leading to Highly Reliable Cell Characteristics for 8th Generation 512Gb 3D NAND Flash Memory, Hang-Ah Park<sup>1</sup>, Sejun Park<sup>1</sup>, Min-Tai Yu<sup>1</sup>, Ye-Chan Kim<sup>1</sup>, Cheon Ho Park<sup>1</sup>, Jung Hoon Lee<sup>1</sup>, Jun Eon Jin<sup>1</sup>, Dawoon Jeung<sup>1</sup>, Hauk Han<sup>1</sup>, Tai-Soo Lim<sup>1</sup>, Min-Kyu Jeong<sup>1</sup>, Mincheol Park<sup>1</sup>, Bong-Tae Park<sup>1</sup>, Sung Hoi Hur<sup>1</sup>Samsung Electronics Co., Ltd.

We have successfully developed an innovative barrier metal (BM)-less metal gate scheme with high cell reliability for the 8th generation 3D NAND flash memory. This scheme allows the memory cells to significantly lower the wordline resistance by 30%, enabling a dramatic scale-down in the lateral dimension of a multi-pillar block architecture in 3D NAND. In addition, both cell interference and vertical charge loss can be enhanced by increasing fluorine (F) passivation at the trap sites in the blocking oxide (BOX). Ingenious technologies are developed to suppress degradations originating from the work function change and increased F concentration in tungsten (W) gates. Finally, enhanced cell reliabilities, inclusive of high cycle endurance and long term retention, can be acquired for the 8th generation 512Gb 3D NAND product. Our BM-less metal gate structure provides a novel approach to designing highly competitive future-generation 3D NAND flash memory.

### 1:50 PM

## T6.3 Mechanical Stress Effects on Dielectric Leakage and Interconnection Integrity in 3D NAND Flash Memory, Se Hoon Lee<sup>11</sup>Samsung Electronics Co., Ltd.

This paper presents a comprehensive study of stress-induced leakage in dielectrics, combining structural analysis with electrical transport properties in the latest 3D NAND Flash memory products. Stress-induced leakage is prominently observed near wide aluminum metal patterns, as changes in stress and strain significantly influence the dielectric properties. Through electrical analysis and DFT simulations, we successfully analyzed electrical transport phenomenon, which is explained by Schottky emission with decreased electrical barrier height in amorphous SiO<sub>2</sub> under tensile stress. We also proposed process improvements, including adjustments in annealing temperature and air-gap to mitigate leakage issues.

#### 2:15 PM

T6.4 Up to 57% Reduction in Effective Resistivity of Word Lines of 3D-NAND Memory by Grain-size Control, Material Selection, and Seam Removal, Hiroshi Terada<sup>1</sup>, Katsumasa Yamaguchi<sup>2</sup>, Tsubasa Yokoi<sup>2</sup>, Takashi Sameshima<sup>2</sup>, Keisuke Suzuki<sup>2</sup>, Genji Nakamura<sup>1</sup>, Hiroyuki Nagai<sup>1</sup> Tokyo Electron Ltd., <sup>2</sup>Tokyo Electron Technology Solutions Ltd.

In this work, we systematically studied the effective resistivity of word lines (WLs) of 3D NAND memory. We fabricated narrow and high-aspect-ratio wires in the similar way to the WL forming process of replacement-gate NAND and measured the resistivity of the wires. By using TiAlN liner, we increased grain size of W and achieved resistivity reduction. In addition, we found that the resistivities of the wires are equal to that of the blanket with half thickness, which indicates that the influence of electron scattering at a seam cannot be ignored in WL resistance. We demonstrated the resistivity reduction by closing seams with post-metal anneal and achieved 57% reduction in resistivity at liner-less and seam-less Mo compared to conventional W/TiN.

#### 2:40 PM

T6.5 A Metal Dual Work-function Gate (MDWG) for the continuous scaling of DRAM Cell Transistors, Junsoo Kim<sup>11</sup>Samsung Electronics

For the continuous scale-down of DRAM cell transistors, we have demonstrated, for the first time, a metal dual work function gate (MDWG) by replacing n+ Poly Si with an Oxide/La/TiN structure in a fully integrated DRAM.

## Session TFS2: Backside of Silicon: From Power Delivery to Signaling 1:00 PM, Tapa 3

Co-Chairs: Seung-Chul Song, Google

Aaron Thean, National University of Singapore

#### 1:00 PM

**TFS2.1 Expanding Design Technology Co-Optimization Potentials with Back-Side Interconnect Innovation (Invited),** Byung-Sung Kim<sup>1</sup>, Subin Choi<sup>1</sup>, Jung Han Lee<sup>1</sup>, Kwangmuk Lee<sup>1</sup>, Jisoo Park<sup>1</sup>, Jiwook Kwon<sup>1</sup>, Saehan Park<sup>1</sup>, Kwanyoung Chun<sup>1</sup>, Harsono Simka<sup>1</sup>, Aravindh Kumar<sup>1</sup>, Muhammed Ahosan Ul Karim<sup>1</sup>, Ken Rim<sup>1</sup>, Jaihyuk Song<sup>1</sup> Samsung Electronics

This report analyzes the benefits obtained through Back-Side Interconnect (BSI) technology, encompassing Back-Side Power Delivery Network (BSPDN) and Back-Side Signal (BSS), from the perspective of Design-Technology Co-Optimization (DTCO). Through BSPDN, benefits such as metal pitch relaxation and/or cell height reduction can be achieved. Additionally, the implementation of BSS technology allows for intra-cell and inter-cell routing on the back side, leading to improved speed and greater reduction in cell area.

#### 1:25 PM

TFS2.2 A Design Methodology for Back-side Power and Clock Routing Co-Optimization (Invited), Pruek Vanna-iampikul<sup>1</sup>, Hang Yang<sup>1</sup>, Jungyoun Kwak<sup>1</sup>, Joyce X Hu<sup>1</sup>, Amaan Rahman<sup>1</sup>, Nesara Eranna Bethur<sup>1</sup>, Cong Hao<sup>1</sup>, Shimeng Yu<sup>1</sup>, Sung Kyu Lim<sup>1</sup> Georgia Institute of Technology

This paper presents a backside (BS) design methodology for optimizing both power delivery network (PDN) and clock routing in 3nm. A unit converter (UC) has been integrated on the backside with BS-PDN to minimize dynamic IR-drop. Additionally, our backside buffer cell with backside contact enables backside clock routing. Experimental results show that BS-PDN mitigates 57.7% IR-drop compared to FS-PDN, and UC integration further reduces IR-drop by 10.3% and package IR-drop by 83.9%. Our backside clock routing improves clock power by 32% and full-chip power-delay product by 13.6%.

## 1:50 PM

TFS2.3 Backside power distribution for nanosheet technologies beyond 2nm, Ruilong Xie<sup>1</sup>, Wonhyuk Hong<sup>2</sup>, Chen Zhang<sup>1</sup>, Jongjin Lee<sup>2</sup>, Kevin Brew<sup>1</sup>, Richard Johnson<sup>1</sup>, Nicholas Lanzillo<sup>1</sup>, Hosadurga Shobha<sup>1</sup>, Taesun Kim<sup>2</sup>, Panjae Park<sup>2</sup>, Shogo Mochizuki<sup>1</sup>, Iqbal Saraf<sup>1</sup>, Chanro Park<sup>1</sup>, Lei Zhuang<sup>1</sup>, Clifford Osborn<sup>1</sup>, Wai Kin Li<sup>1</sup>, Feng Liu<sup>1</sup>, Muthumanickam Sankarapandian<sup>1</sup>, Chung Ju Yang<sup>1</sup>, Juntao Li<sup>1</sup>, Lukas Tierney<sup>1</sup>, Ruturaj Pujari<sup>1</sup>, Yasir Sulehria<sup>1</sup>, Yuncheng Song<sup>1</sup>, Huimei Zhou<sup>1</sup>, Miaomiao Wang<sup>1</sup>, Michael Belyansky<sup>1</sup>, Somnath Ghosh<sup>1</sup>, Haojun Zhang<sup>1</sup>, Koichi Motoyama<sup>1</sup>, Debarghya Sarkar<sup>1</sup>, Wukang Kim<sup>1</sup>, Albert Chu<sup>1</sup>, Tao Li<sup>1</sup>, Fabio Carta<sup>1</sup>, Oleg Gluschenkov<sup>1</sup>, Joongsuk Oh<sup>2</sup>, Matthew Malley<sup>1</sup>, Pinlei Chu<sup>1</sup>, Son Nguyen<sup>1</sup>, Katherine Luedders<sup>1</sup>, Joe Lee<sup>1</sup>, Shahrukh Khan<sup>1</sup>, Prabudhya Roy Chowdhury<sup>1</sup>, Huai Huang<sup>1</sup>, Abir Shadman<sup>1</sup>, Stuart Sieg<sup>1</sup>, Daniel Dechene<sup>1</sup>, Daniel Edelstein<sup>1</sup>, John Arnold<sup>1</sup>, Tenko Yamashita<sup>1</sup>, Kisik Choi<sup>1</sup>, Kang-ill Seo<sup>2</sup>, Dechao Guo<sup>1</sup>, Huiming Bu<sup>1</sup> IBM, <sup>2</sup>Samsung

This paper examines various approaches for integrating backside power distribution network (BSPDN) with nanosheet transistor technologies. Deep Trench Via (DTV) based BSPDN schemes, except for Shifted Frontside Via Backside Power rail (SFVBP), do not offer cell level scaling benefits, but via resistance of SFVBP could remain a bottleneck. Direct Backside Contact (DBC) based schemes offer best cell level scaling. A novel self-aligned backside contact (SABC) scheme integrated with nanosheet transistors is demonstrated with immunity to misalignments in backside contact formation. The structure exhibits good device characteristics and satisfactory reliability.

## 2:15 PM

TFS2.4 Demonstration of Logic-Block Performance-Power Gain by 1<sub>st</sub> Generation Back Side Power Delivery Network for SoC and HPC Applications beyond 2nm Node, Hidenobu Fukutome<sup>1</sup>, Jinkyu Kim<sup>1</sup>, Jaehoon Shin<sup>1</sup>, Jeewoong Kim<sup>1</sup>, Yongwoo Lee<sup>1</sup>, Yoonbeom Park<sup>1</sup>, Darong Oh<sup>1</sup>, Soohang Chae<sup>1</sup>, Byeolhae Eom<sup>1</sup>, Yun Suk Nam<sup>1</sup>, Minsung Lee<sup>1</sup>, Seungseok Ha<sup>1</sup>, Eun Guk Chung<sup>1</sup>, J. Kim<sup>1</sup>, M. Jo<sup>1</sup>, S. H. Lee<sup>1</sup>, S. Kim<sup>1</sup>, Keun Hwi Cho<sup>1</sup>, Kyoung-Woo Lee<sup>1</sup>, Dong-won Kim<sup>1</sup>, Hag-Ju Cho<sup>1</sup>, Ken Rim<sup>1</sup>, San Duk Kwon<sup>1</sup>, Jaihyuk Song<sup>1</sup> Samsung Electronics Co., Ltd.

We have experimentally demonstrated effects of BSPDN on performance-power of standard cell featuring Gate-all-around (GAA) FETs scaled down for SoC technology beyond 2nm node for the first time. 1<sup>st</sup> generation (Gen) BSPDN provides high immunity of cell-level leakage with ultra-scaled cell height and we achieve 6% speed gain by optimizing metal routing. As a result, 1<sup>st</sup> Gen BSPDN could make it possible to achieve 7.5% performance or 5% power gain compared to FSPDN with logic and SRAM test chip verification.

#### 2:40 PM

**TFS2.5** Backside Power Delivery in High Density and High Performance Context: IR-drop and Block-level Power-Performance-Area Benefits, Yun Zhou<sup>1</sup>, S.C. Song<sup>2</sup>, Halil Kukner<sup>1</sup>, Giuliano Sisto<sup>1</sup>, Sheng Yang<sup>1</sup>, Anita Farokhnejad<sup>1</sup>, Mohamed Naeim<sup>1,3</sup>, Moritz Brunion<sup>1</sup>, Ji-Yung Lin<sup>1</sup>, Odysseas Zografos<sup>1</sup>, Pieter Weckx<sup>1</sup>, Shashank Ekbote<sup>2</sup>, Nick Stevens-Yu<sup>2</sup>, David Greenlawn<sup>2</sup>, Steve Molloy<sup>2</sup>, Geert Hellings<sup>1</sup>, Julien Ryckaert<sup>1</sup> <sup>1</sup>imec, <sup>2</sup>Google LLC, <sup>3</sup>Cadence Design Systems

We evaluate block-level power-performance-area (PPA) tradeoffs of two backside power (BSPDN) options: Through Silicon Via in the Middle of Line (TSVM) and Backside Contact (BSC) in an A10 (10Å) nanosheet technology node. The benchmarking was conducted for high-performance designs in both high-performance and high-density technology scenarios taking the traditional frontside power option as the baseline. HP technology clearly benefits most since its dense PDN consumes a lot of metal routing resources on the frontside to keep an acceptable IR-drop. Introducing BSPDN frees up those metals for more efficient signal routing, resulting in 19% smaller area (8% for HD). Continued standard cell scaling by means of BSC translates into a further -25% core area, with only the densest 4.5T HD results showing signs of congestion at high frequencies.

Session C13: Security 1:00 PM, Honolulu 1

Co-Chairs: Kevin Kornegay, Morgan State University

Makoto Takamiya, The University of Tokyo

## 1:00 PM

C13.1 Empowering Local Differential Privacy: A 5718 TOPS/W Analog PUF-based In-Memory Encryption Macro for Dynamic Edge Security, Chih-Sheng Lin<sup>1</sup>, Bo-Cheng Chiou<sup>1</sup>, Yin-Jia Yang<sup>2</sup>, Jian-Wei

Su<sup>1</sup>, Kuo-Hua Tseng<sup>1</sup>, Yun-Ting Ho<sup>1</sup>, Chih-Ming Lai<sup>1</sup>, Sih-Han Li<sup>1</sup>, Tian-Sheuan Chang<sup>2</sup>, Shan-Ming Chang<sup>1</sup>, Shyh-Shyuan Sheu<sup>1</sup>, Wei-Chung Lo<sup>1</sup>, Shih-Chieh Chang<sup>1</sup>, Tuo-Hung Hou<sup>2</sup> Industrial Technology Research Institute, <sup>2</sup>National Yang Ming Chiao Tung University

In the realm of artificial intelligence (AI), data privacy is crucial. This study demonstrates the first In-Memory Encryption (IME) macro utilizing analog Physical Unclonable Function (aPUF) for efficient local differential privacy (LDP). The hardware utilizes a highly parallel 22-nm SRAM 4b/4b/5b (I/W/O) analog in-memory computation (aIMC) macro. Sense amplifier (SA) variation and a time-based confusion (TBC) circuit generate time-varying noise, enhancing dynamic LDP protecting strength to 4.2. Furthermore, the energy efficiency of 5718 TOPS/W underscores significant advancements in robust protection without compromising high energy efficiency, particularly benefiting edge LDP security.

## 1:25 PM

## C13.2 A 4.7-to-5.3Gbps Fault-Injection Attack Resistant AES-256 Engine Using Isomorphic Composite Fields in Intel 4 CMOS, Raghavan Kumar<sup>1</sup>, Sachin Taneja<sup>1</sup>, Vivek De<sup>1</sup>, Sanu Mathew<sup>1</sup>Intel

A fault-injection attack (FIA) resistant AES-256 engine with 100% exploitable fault coverage is fabricated in Intel 4 CMOS. Redundant round computations using isomorphic GF(2<sup>4</sup>)<sup>2</sup> composite-field implementations and reconfigurable byte dataflow enable real-time detection of corrupted ciphertexts, while limiting area overhead to 12%. Additive masking circuits with redundant round computations show no side-channel information leakage from 1B traces.

## 1:50 PM

# C13.3 A 67F<sup>2</sup> Reconfigurable PUF Using 1T2R RRAM Switching Competition in 28nm CMOS with 5e-9 Bit Error Rate, Yue Cao<sup>1</sup>, Honghu Yang<sup>2</sup>, Jianguo Yang<sup>3</sup>, Qi Liu<sup>1</sup>, Ming Liu<sup>1</sup> Fudan University, <sup>2</sup>Zhangjiang Lab, <sup>3</sup>Institute of Microelectronics of the Chinese Academy of Sciences

Aiming at low-cost, high-reliability hardware security in IoT applications, we demonstrated a 1Mb 1T2R RRAM Reconfigurable PUF design. A 1T2R PUF cell with a smaller size utilizes the switch time variation in the RRAM device as the entropy source, and an initialization-extraction process that exploits the cycle-to-cycle switch time variation is proposed to enable PUF reconfiguration. A self-adaptive extraction circuit and a reprogram calibration scheme are designed to improve operation power and native BER. Moreover, a symmetrical read scheme is employed to enhance power analysis resilience, by balancing the power during PUF readout. The test chip achieves a cell size of 67F² and a native (calibrated) BER of 0.021% (< 5e-9) with good resilience to machine learning attacks.

## 2:15 PM

# C13.4 An In-Sensor PUF Featuring Optical Reconfigurability and Near-100% Hardware Reuse Ratio for Trustworthy Sensing, Xiaojin Zhao<sup>1</sup>, Haibiao Zuo<sup>1</sup>, Xiaoliang Huang<sup>1</sup>, Shiqiao Zhang<sup>1</sup>, Chip-Hong Chang<sup>2</sup> Shenzhen University, <sup>2</sup>Nanyang Technological University

Mainstream CMOS image sensors are in dire need of having built-in security primitive to facilitate on-chip trustworthy sensing for the attestation of the visual content integrity against photo-realistic spoofing attacks made feasible by the emerging generative artificial intelligence (AI) tools. This paper presents an optically reconfigurable in-sensor strong physically unclonable function (PUF) leveraging both intrinsic dark signal non-uniformity (DSNU) and photo response non-uniformity (PRNU) of photo sensing pixels as entropy sources. The fabricated  $128 \times 128$  in-sensor PUF chip features 99.735% hardware reuse ratio,  $\sim 1 \times 10^{36} \text{bit/F}^2$  area efficiency,  $\approx 2.77 \times 10^{42}$  challenge-response pairs (CRP) and high resistance against several well-known machine-learning attacks.

**C13.5** A 65nm Delta-Sigma ADC based VDD-Variation-Tolerant Power-Side-Channel-Attack Monitor with Detection Capability down to 0.25Ω, Shota Konno<sup>1,2</sup>, Zachary J Ellis², Anupam Golder², Sigang Ryu², Daniel Dinu³, Avinash Varna³, Sanu Mathew³, Arijit Raychowdhury² ¹Asahi Kasei Microdevices Corporation, ²Georgia Institute of Technology, ³Intel Corporation

In this work, a Delta-Sigma ADC based Power Side Channel Attack Monitor is proposed to accurately detect insertion of less than  $1\Omega$ . A differential conversion method utilizing Dual Integrate CAP provides signal processing to compensate for drift due to VDD variations, achieving a minimum detectable resistance of  $0.25\Omega$  including VDD variations. The ultra-low power consumption of 50uW during operation makes it suitable for IoT-secure devices.

## **Session C14: Very High-Speed Wireline**

1:00 PM, Honolulu 2

Co-Chairs: Zhipeng Li, Marvell Semiconductor

C. Patrick Yue, Hong Kong University of Science and Technology

## 1:00 PM

C14.1 A 0.296pJ/bit 17.9Tb/s/mm² Die-to-Die Link in 5nm/6nm FinFET on a 9μm-pitch 3D Package Achieving 10.24Tb/s Bandwidth at 16Gb/s PAM-4, Mu-Shan Lin¹, Chien-Chun Tsai¹, Shenggao Li¹, Tze-Chiang Huang¹, Wen-Hung Huang¹, Kate Huang¹, Yu-Chi Chen¹, Alex Liu¹, Yu-Jie Huang¹, Jimmy Wang¹, Shu-Chun Yang¹, Nai-Chen Cheng¹, Chao-Chieh Li¹, Hsin-Hung Kuo¹, Wei-Chih Chen¹, C.H. Wen¹, Kevin Lin¹, Po-Yi Huang¹, Kenny Cheng-Hsiang Hsieh¹, Frank Lee¹¹TSMC

This paper presents a die-to-die link with a compute die in 5nm FinFET and a SRAM die in 6nm FinFET, with a face-to-back 3D stacking at a 9 $\mu$ m bond pitch. Modular design that supports full scalability is demonstrated, achieving a 10.24Tb/s aggregate bandwidth for 320 Tx lanes and 320 Rx lanes, at a PAM-4 16Gb/s per lane data rate. Each data cluster is designed with 80 Tx/Rx lanes in a 378 $\mu$ m\*378 $\mu$ m footprint, achieving a bandwidth density of 17.9Tb/s/mm² and an energy efficiency of 0.296pJ/bit per link.

## 1:25 PM

C14.2 A 1.1pJ/b/lane, 1.8Tb/s Chiplet over XSR-MCM Channels using 113Gb/s PAM-4 Transceiver with Signal Equalization and Envelope Adaptation using TX-FFE in 5nm CMOS, Gautam Gangasani<sup>1</sup>, A Mostafa<sup>1</sup>, A Singh<sup>1</sup>, D storaska<sup>1</sup>, D Prabakaran<sup>1</sup>, K mohammad<sup>1</sup>, M baecher<sup>1</sup>, M shannon<sup>1</sup>, M sorna<sup>1</sup>, M wielgos<sup>1</sup>, P Jenkins<sup>1</sup>, P Ramakrishna<sup>1</sup>, U Shukla<sup>1</sup>Marvell Technology Inc.

This paper uses 113Gb/s PAM4 transceiver in 5nm CMOS to demonstrate a 1.8Tb/s chiplet, over die-to-die extremely short-reach (XSR) intra-package links, in a 8-port configuration. The 16-channels range from 1dB-12dB of loss at  $F_{baud}/2$  The chiplet performance over these channels is better than BER<10<sup>-9</sup>, while consuming <1.1pJ/b power and 0.22mm<sup>2</sup> area per lane.

#### 1:50 PM

C14.3 A 0.9pj/b 9.8-113Gb/s XSR Serdes with 6-tap TX FFE and AC coupling RX in 3nm FinFet Technology, A. Chowdhury<sup>1</sup>, J. Ma<sup>2</sup>, Y. Li<sup>2</sup>, J. Guo<sup>2</sup>, X. Zhang<sup>2</sup>, P. Ramakrishna<sup>3</sup>, J. Gu<sup>2</sup>, Y. Wang<sup>2</sup>, L. Liang<sup>2</sup>, U. Shukla<sup>3</sup>, K. Mohammad<sup>3</sup>, H. Yan<sup>2</sup>, Y. Sun<sup>2</sup>, M. Lin<sup>2</sup>, Z. Jiang<sup>2</sup>, F. Khan<sup>2</sup>, M. Yeoh<sup>2</sup>, C. Su<sup>2</sup>, J. Ding<sup>2</sup>, M. Baecher<sup>4</sup>, S. Parker<sup>4</sup>, H. Wang<sup>2</sup>, M. Seymour<sup>4</sup>, M. Wielgos<sup>4</sup>, Ken Chang<sup>2 1</sup>Marvell Technology, <sup>2</sup>Marvell Technology, Santa Clara, CA, <sup>3</sup>Marvell Technology Inc., <sup>4</sup>Marvell Technology

This paper presents an OIF CEI-1125G-XSR compliant short-reach SerDes with data rate from 9.8 to 113Gb/s PAM4/NRZ, implemented in 3nm finfet technology. The quarter-rate source-series terminated (SST) transmitter is implemented with 2UI-delay based MUX, supply adjusted and impedance calibrated

DAC driver to maintain constant TX swing across PVT. The receiver utilizes a unique AC-coupling-based method before and after single-stage CTLE with 4 edge and 12 data samplers. The design has a standard 3 taps FFE and an optional 6 taps FFE, as well as continuous adapted RX CTLE to track temperature drift and achieve BER<1e-14 below 8dB and <1e-12 for loss up to 10dB on both 2D and advanced 2.5D CoWoS package.

## 2:15 PM

**C14.4** A 4x50Gb/s NRZ 1.5pJ/b Co-Packaged and Fiber-Terminated 4-Channel Optical RX, Sashank Krishnamurthy<sup>1</sup>, Susnata Mondal<sup>1</sup>, Junyi Qiu<sup>1</sup>, Joseph Kennedy<sup>1</sup>, Soumya Bose<sup>1</sup>, Tolga Acikalin<sup>1</sup>, Shuhei Yamada<sup>1</sup>, James Jaussi<sup>1</sup>, Mozhgan Mansuri<sup>1</sup>Intel Corporation

This paper presents a 4-channel co-packaged optical RX that integrates a photodiode array, fiber termination and a transimpedance amplifier front end (TIA-FE) IC on the same package as an RX data-path IC. To achieve high sensitivity, the TIA-FE employs bandwidth extension and in-band group delay compensation techniques that are co-optimized with a ¼-rate 2-tap feed-forward equalizer (FFE) in the RX data-path. A StrongArm latch that improves noise variance by 3.5x for iso-power is introduced. Modulated by its VCSEL-based optical TX counterpart, the optical RX demonstrates 4x50Gb/s NRZ at 1.5pJ/b with BER<1e-12 and a sensitivity of -6dBm.

#### 2:40 PM

C14.5 A 800Gb/s Transceiver for PAM-4 Optical Direct-Detection applications in 5nm FinFet Process, Marco Sosio<sup>1</sup>, Fabio Giunco<sup>1</sup>, Claudio Nani<sup>1</sup>, Ivan Fabiano<sup>1</sup>, Travis Lovitt<sup>1</sup>, Victor Karam<sup>1</sup>, Domenico Albano<sup>1</sup>, Claudio Salvatore Asero<sup>1</sup>, Nicola Codega<sup>2</sup>, Marco Garampazzi<sup>1</sup>, Nicola Ghittori<sup>1</sup>, Stanley Ho<sup>1</sup>, Enrico Monaco<sup>1</sup>, Benjamin Reyes<sup>1</sup>, Paolo Rossi<sup>1</sup>, Enrico Temporiti<sup>1</sup>, Paolo Pascale<sup>1</sup>, Fernando De Bernardinis<sup>1</sup>, Shawn Scouten<sup>1</sup>, Stephen Jantzi<sup>1</sup>Marvell Technology, <sup>2</sup>Marvell

This paper presents a 5nm Finfet 8x100Gb/s electro-optical transceiver for PAM-4 optical interconnects covering DR8/2xFR4/LR8 QSFP-DD/OSFP applications. Three chip flavors, differing in only few top metal masks on TXs, have been implemented providing fully integrated 3Vpp Silicon Photonics (SiPho), 3V Open Drain (OD) and 1.5Vpp EML drivers. External VCSEL drivers are supported as well. The optical receivers are DSP based, with the analog consisting of a variable gain amplifier (VGA) and an ADC. The electrical interface, common to all chips, is compliant with the OIF CEI 112G VSR and IEEE C2M standards. The chip is available both in package and as a bare die. Both versions meet the form factor and power requirements for QSFP-DD MSA enabling less than 12W 800G modules

## Session C15: Interfaces to the Human Body and Sequencing

1:00 PM, Honolulu 3

Co-Chairs: Arun Manickam, Cepheid

Takashi Tokuda, Tokyo Institute of Technology

## 1:00 PM

**C15.1** A 76 X 55 X-Ray Energy Binning Dosimeter for Closed-Loop Cancer Radiotherapy, Rahul Lall<sup>1</sup>, Kyoungtae Lee<sup>2</sup>, Adam Cunha<sup>2</sup>, Rebecca Abergel<sup>1</sup>, Youngho Seo<sup>1,2</sup>, Ali Niknejad<sup>1</sup>, Mekhail Anwar<sup>1,2</sup> <sup>1</sup>University of California, Berkeley, <sup>2</sup>University of California, San Francisco

X-ray radiation dose delivered during cancer radiotherapy is nonlinear with biological effect on cancer cells and healthy tissues, necessitating an understanding of X-ray energy deposition at the single photon level. Here we present a single X-ray sensitive, energy binning ASIC to enable closed-loop cancer radiotherapy to personalize patient treatment. We use deep n-well (DNWELL) diodes designed at low

capacitive nodes ( $C_{diode}$ ), such that the miniscule energy deposition from single X-rays at these nodes generates a voltage signal large enough to be sensed ( $V_{diode} = Q_{dep}/C_{diode}$ ), where  $V_{diode} \propto$  energy deposited. To enable single photon energy resolution without the significant power and area of high resolution ADCs, we implement an analog voltage supply (AVDDH) ~log resistor grid to create a pixel sensitivity gradient for X-ray energy binning. The ASIC is highly linear with radiation dose (10–250 cGy) and accurately tracks dose up to 3 cm deep in tissue.

## 1:25 PM

C15.2 A 2000-Volumes/s 3D Ultrasound Imaging Chip with Monolithically-Integrated 11.7x23.4mm<sup>2</sup> 2048-Element CMUT Array and Arbitrary-Wave TX Beamformer, Nuriel N.M. Rozsa<sup>1</sup>, Zhao Chen<sup>2</sup>, Taehoon Kim<sup>1</sup>, Peng Guo<sup>1</sup>, Yannick Hopf<sup>1,3</sup>, Jason Voorneveld<sup>4</sup>, Djalma Simoes dos Santos<sup>1</sup>, Emile Noothout<sup>1</sup>, Zu-Yao Chang<sup>1</sup>, Chao Chen<sup>1,3</sup>, Vincent A. Henneken<sup>2</sup>, Nico de Jong<sup>1,4</sup>, Hendrik J. Vos<sup>1,4</sup>, Johan G. Bosch<sup>4</sup>, Martin D. Verweij<sup>1,4</sup>, Michiel A.P. Pertijs<sup>1</sup> Delft University of Technology, <sup>2</sup>Philips Innovation & Strategy, <sup>3</sup>Sonosilicon, <sup>4</sup>Erasmus MC University Medical Center

This work presents an ultrasound imaging chip with monolithically integrated 32×64 element CMUT array, capable of imaging a large field-of-view (FoV) of  $60^{\circ}\times60^{\circ}\times10$  cm at 2000 vol/s, the highest 3D volume rate reported to date. By combining 2× time-division multiplexing (TDM) with 2×2-element microbeamforming, it reduces the output channelcount 8×. Equalization (EQ), trained using a pseudo-random bit-sequence (PRBS) generated on-chip, reduces crosstalk caused by TDM by 19 dB, allowing for power-efficient scaling of the on-chip cable drivers. A novel transmit (TX) beamformer, implemented as a programmable digital pipeline, enables arbitrary TX beamforming with arbitrary pulse-density modulated (PDM) waveforms and drives element-level 65 V unipolar pulsers. The chip features a layout matched to the 365-  $\mu$ m-pitch CMUT array, and consumes 1.30 mW/ch.

## 1:50 PM

**C15.3** A Smart Contact Lens System with 433MHz Wireless Power and Data Transfer at a Modulation Index Down to 0.02%, Heesung Roh<sup>1</sup>, Hyun Jin Yoo<sup>2</sup>, Si-Youl Yoo<sup>2</sup>, Seung Hee Pyen<sup>3</sup>, Cheonhoo Jeon<sup>4</sup>, Jae-Yoon Sim<sup>1</sup> POSTECH, <sup>2</sup>Optroth, <sup>3</sup>Biiogence, <sup>4</sup>Dankook University

This paper presents a wireless power and data transfer system for a low modulation index (MI) of smart contact lens (SCL). Two chips, Reader and Transponder, co-optimized in a full chain of 433MHz system enable data communication even at an MI of 0.02%. The bit error rate (BER) at 0.1% MI is less than 4x10<sup>-6</sup>, representing an improvement over 250 times compared to the previous best. The full system was verified *in vitro* and *in vivo* with a live rabbit.

#### 2:15 PM

C15.4 An Intra-Body-Power-Transfer System Energized by an Electromagnetic Energy Harvester for Powering Wearable Sensor Nodes, Hyungjoo Cho¹, Dongyoon Lee¹, Hoyong Sung¹, Heewon Choee¹, Ji-Hoon Suh¹, Injun Choi², Donghee Cho², Sohmyung Ha³, Minkyu Je¹¹KAIST, ²Samsung Electronics, ³New York University Abu Dhabi

We present an intra-body-power-transfer (IBPT) system energized by an electromagnetic (EM) energy harvester (EH). The proposed maximum-power-point-tracking (MPPT) method for EMEH offers simple implementation and fast MPPT response (or tracking) time. Also, maximum-resonant-power-tracking (MRPT) is employed for the IBPT transmitter (TX) to track the optimal resonance frequency, which varies by the environment. A demonstration with a shoe-mounted wearable node with the proposed EMEH and IBPT TX validates the proposed whole IBPT system.

**C15.5** A 28nm Approximate / Binary 6T CAM for Sequence Alignment, Brian Alexander Crafton<sup>1</sup>, Samuel Spetalnick<sup>1</sup>, Muya Chang<sup>1</sup>, Arijit Raychowdhury<sup>1</sup>Georgia Institute of Technology

A dense 6T CAM implementing exact and approximate search for sequence alignment is presented. Conventional binary CAM (BCAM) returns a match when the search and stored strings match exactly, approximate CAM (ACAM) returns a match when the hamming distance (HD) between the search and stored strings is within some tolerance. Using a 6T 28nm SRAM bitcell, high density (2.54 Mb/mm2) is achieved, the macro operates up to 200MHz and consumes 0.77fJ/search/bit (BCAM) and 2.37fJ/search/bit (ACAM).

## Session T7: Reliability, Characterization & Modeling of Oxide Semiconductor and Si Devices-1 3:20 PM, Tapa 1

Co-Chairs: Ashish Agrawal, Intel Corp

Tetsu Ohtou, Tokyo Electron Ltd.

3:20 PM

**T7.1** A New Industry Standard Compact Model Integrating TCAD into SPICE, Sanghoon Myung<sup>1</sup>, Donggwan Shin<sup>1</sup>, Kyeyeop Kim<sup>1</sup>, Yunji Choi<sup>1</sup>, Gijae Kang<sup>1</sup>, Songyi Han<sup>1</sup>, Jaehoon Jeong<sup>1</sup>, Dae Sin Kim<sup>1</sup> Samsung Electronics

We present a complete neural compact model (NCM) that can be used in industry for the first time. This supports not only the features of the standard PDK but also the new features that can vary the process conditions in SPICE, similar to TCAD simulation. Hence, we dub this "Technology Design Kit (TDK)" to distinguish it from standard PDK. With TDK, we enhanced AC performance by 5% and reduces the optimization time by 45,000 times compared to traditional DTCO. TDK will be a new industry standard for the emerging devices in the future.

3:45 PM

T7.2 Hot-Carrier-Degradation Characterization for Accurate End-of-Life Prediction with 3nm GAA Logic Technology Featuring Multi-Bridge-Channel FET, Seongkyung Kim<sup>1</sup>, Junkyo Jeong<sup>1</sup>, Eunyu Choi<sup>1</sup>, Jinyoung Kim<sup>1</sup>, Hyewon Shim<sup>1</sup>, Shinyoung Chung<sup>1</sup>, Paul Jung<sup>1</sup>Samsung Electronics

4:10 PM

T7.3 Assessment of the transient self-heating effect and its impact on the performance of Watt-level RF power amplifier in a FinFET technology, Thanh Viet Dinh<sup>1</sup>, Sai-Wang Tam<sup>1</sup>, Andries Scholten<sup>1</sup>, Lisa Tondelli<sup>2</sup>, Ralf Pijper<sup>1</sup>, Sri Kondapalli<sup>1</sup>, Juan Xie<sup>1</sup>, Alden Wong<sup>1</sup>, Ivan To<sup>1</sup>, Ruben Asanovski<sup>2</sup>, Luca Selmi<sup>2</sup> <sup>1</sup>NXP Semiconductors, <sup>2</sup>University of Modena and Reggio Emilia

The dynamic behavior of self-heating effect in FinFET devices has a profound impact on the performance of RF circuits. Hence an accurate assessment of such transient thermal response is critical for designing successfully thermal-sensitive RF blocks in FinFET technology. This work shows, for the first time, a physics-based multi-stage approach to evaluate the thermal network of a single RF multi-fin multi-finger FinFET transistor and the power cell comprised of such multiple transistors. This thermal assessment approach, which has been verified by intensive characterization of both on-wafer and in-packaged RF test chips, enables the first Watt-level RF power amplifier design in a baseline FinFET node.

4:35 PM

**T7.4** Unlimited Bi-directional Back-Bias in FD-SOI Technology With New Dual Isolation Integration, Remy Berthelon<sup>1</sup>, Olivier Weber<sup>1</sup>, Frederic Ibars<sup>1</sup>, Bertrand Revel<sup>1</sup>, Celine Borowiak<sup>1</sup>, Jean-Christophe Grenier<sup>1</sup>, Benjamin Dumont<sup>1</sup>, Simon Desmoulins<sup>1</sup>, Pierre-Olivier Sassoulas<sup>1</sup>, Paul Ferreira<sup>1</sup>,

Stephan Niel<sup>1</sup>, Stephanie Chouteau<sup>1</sup>, Rossella Ranica<sup>1</sup>, Franck Arnaud<sup>1</sup>, Roberto Gonella<sup>1</sup> STMicroelectronics

We present a novel dual isolation scheme with standard STI and + a single diffusion break local oxidation of the film in FD-SOI technology, extending its highly efficient back-bias capability. For the first time, both Forward and Reverse modes are demonstrated on the same ring-oscillator devices from 28nm FD-SOI technology. A large range of performance/leakage tuning is achieved with record voltage drop across NMOS and PMOS wells ranging [-3V,+5V]. Leveraging this capability, we experimentally demonstrate a process-induced variability reduction of ~50% on Frequency using independent NMOS/PMOS backbiasing in several regimes.

## 5:00 PM

T7.5 First Observation of Time Exponent Variations under Positive Bias Stress on a-IGZO Transistors Utilizing Ultrafast On-the-Fly Technique with 1 &[micro]s Delay, TAEWON SEO¹, CHANGEON JIN¹, Yoonyoung Chung¹¹POSTECH

For the first time, we characterized the transition in time exponent (n) of the  $\Delta V_{TH}$  under positive bias stress (PBS) on a-IGZO transistors by utilizing the ultrafast on-the-fly (UF-OTF) technique to minimize the measurement delay ( $t_0$ ) to be 1  $\mu$ s. Due to the significant noise induced by multiple trap and release (MTR) conductions in a-IGZO, the precise reliability measurements were not conducted in the sub-millisecond range. By utilizing the UF-OTF technique with identical measurement and stress voltages, we minimized the noise and reduced the delay to 1  $\mu$ s. Our study reveals the transition in n value from 0.2 to 0.4 under PBS below 4 MV/cm, which was not observed in conventional measurements ( $t_0$ : ~ 30 ms). Through comprehensive analyses, we attribute this behavior to the creation of deep-level states and the transition of  $V_0^{2+}$  to  $V_0$  inside a-IGZO, respectively.

## Session T8: Emerging Non-Volatile Memories - RRAM, FeRAM, PCM, MRAM-1 3:20 PM, Tapa 2

Co-Chairs: Shimeng Yu, Georgia Institute of Technology

Hang-Ting Lue, Macronix

## 3:20 PM

**T8.1** Highly Scalable Vertical Bypass RRAM (VB-RRAM) for 3D V-NAND Memory, Geonhui Han<sup>1</sup>, Youngdong Kim<sup>1</sup>, Jeaseon Kim<sup>1</sup>, Dongmin Kim<sup>1</sup>, Yoori Seo<sup>1</sup>, Jinmyung Choi<sup>2</sup>, Jinwoo Lee<sup>2</sup>, Donho Ahn<sup>2</sup>, Sechung Oh<sup>2</sup>, Donghwa Lee<sup>1</sup>, Hyunsang Hwang<sup>1</sup>POSTECH, <sup>2</sup>Samsung electronics

We firstly demonstrate highly scalable interface type RRAM based 3D V-NAND memory with  $WO_x$  resistivity switching (RS) layer and IGZO selector transistor (Tr). 3D vertical interface type RRAM integrated with IGZO Tr (VB-RRAM), utilizing bypass reading between Tr and RS layer, exhibits low voltage operation (< 5 V), multi-bit (4 bit) capability, and high uniformity of the RS layer while improving the limitations of on/off ratio. Furthermore, with scaling the channel length down to 30 nm, we achieved fast switching speed ( $^{\sim}$  50 us), stable endurance (>  $10^7$  cycles), and low switching energy consumption (5 fJ). Finally, critical V-NAND issues like read disturbance and interface layer were also evaluated.

## 3:45 PM

T8.2 A Vertical Channel-All-Around FeFET with Thermally Stable Oxide Semiconductor Achieving High Δlon > 2μA/cell for 3D Stackable 4F<sup>2</sup> High Speed Memory, Shoichi Kabuyanagi<sup>1</sup>, Takamasa Hamai<sup>1</sup>, Masayuki Murase<sup>1</sup>, Takeru Maeda<sup>1</sup>, Masumi Saitoh<sup>1</sup>, Shosuke Fujii<sup>1</sup>Kioxia Corporation We demonstrate, for the first time, a 30nm-diameter vertical Channel-All-Around (CAA) ferroelectric FET (FeFET) with TiO<sub>2</sub> channel, aiming at 4F<sup>2</sup> high speed memory application. Thanks to Gate-Source/Drain

overlap of CAA structure and interface-layer-free nature of oxide semiconductor channel, high  $\Delta I_{on}$  and stable endurance are simultaneously achieved in the smallest footprint ever (707nm<sup>2</sup>). Low aspect ratio FeFET with thermally stable crystallized TiO<sub>2</sub> channel facilitates multiple memory stacking. We also show the scalability of CAA FeFET without performance degradation by contact electrode optimization and spacer oxide engineering, providing a new path for future high density and high speed memory.

## 4:10 PM

**T8.3** A Novel Chalcogenide Based CuGeSe Selector Only Memory (SOM) for 3D Xpoint and 3D Vertical Memory Applications, Wei-Chih Chien<sup>1</sup>, J.X. Zheng<sup>1</sup>, C.W. Yeh<sup>1</sup>, L.M. Gignac<sup>2</sup>, H.Y. Cheng<sup>1</sup>, Z.L. Liu<sup>1</sup>, A. Grun<sup>1</sup>, C.L. Sung<sup>1</sup>, E.K. Lai<sup>1</sup>, S. Cheng<sup>1</sup>, C.W. Cheng<sup>2</sup>, L. Buzi<sup>2</sup>, A. Ray<sup>2</sup>, D. Bishop<sup>2</sup>, R.L. Bruce<sup>2</sup>, M. BrightSky<sup>2</sup>, H.L. Lung<sup>1</sup>Macronix, <sup>2</sup>IBM

We present a new selector only memory material, CuGeSe, with low program current, fast switch speed properties and good endurance. The switching mechanism is studied in depth and element migration is verified during the switching of the material. We also discuss application of the material for 3D Xpoint and 3D vertical memory, as well as propose a modified 1/3 V testing scheme for 3D vertical memory to mitigate leakage current and improve scaling.

## 4:35 PM

**T8.4** First Demonstration of BEOL-Compatible Vertical Fe-NOR, Yang Feng<sup>1,2</sup>, Dong Zhang<sup>1</sup>, Zijie Zheng<sup>1</sup>, Chen Sun<sup>1</sup>, Gan Liu<sup>1</sup>, Zuopu Zhou<sup>1</sup>, Jixuan Wu<sup>2</sup>, Jiezhi Chen<sup>2</sup>, Xiao Gong<sup>1</sup> Department of Electrical and Computer Engineering, National University of Singapore (NUS), <sup>2</sup>School of Information Science and Engineering, Shandong University

For the first time, we present and experimentally demonstrate a Fe-NOR memory unit cell featuring a 3D stacked structure and side-Fin with the back-end-of-line (BEOL) vertical ZnO channel ferroelectric-metal-insulator-semiconductor (MFMIS) transistor. Capitalizing on the MFMIS architecture's advantages with side-Fin, the proposed unit cell offers a tunable and substantial memory window (MW) accompanied by an on/off ratio ( $I_{\rm on}/I_{\rm off}$ ) of five orders of magnitude. The utilization of ferroelectric (FE) enables low switching voltage, leading to low programming voltage (4V) and fast programming speed (200ns) within the 3D NOR structure. Inspired by computing in memory (CIM) applications, great linearity and endurance are achieved. Benefiting from the 3D monolithic integration capability of FeFET along with the high-density flexible structure of 3D FeNOR architecture, this technology holds promise for a diverse array of applications, including storage-class memory (SCM) and CIM.

## 5:00 PM

**T8.5** Reliable Low-voltage FeRAM Capacitors for High-speed Dense Embedded Memory in Advanced CMOS, Sou-Chi Chang<sup>1</sup>, Christopher Neumann<sup>1</sup>, Bernal Granados Alpizar<sup>1</sup>, Sarah Atanasov<sup>1</sup>, Jason Peck<sup>1</sup>, Nafee Kabir<sup>1</sup>, Yu-Ching Liao<sup>1</sup>, Shriram Shivaraman<sup>1</sup>, Wriddhi Chakraborty<sup>1</sup>, Nazila Haratipour<sup>1</sup>, I-Cheng Tung<sup>1</sup>, Vladimir Nikitin<sup>1</sup>, Gary Allen<sup>1</sup>, Thomas Hoff<sup>1</sup>, Adedapo Oni<sup>1</sup>, Tristan Tronic<sup>1</sup>, Anandi Roy<sup>1</sup>, Hai Li<sup>1</sup>, Fatih Hamzaoglu<sup>1</sup>, Matthew Metz<sup>1</sup>, Ian Young<sup>1</sup>, Jack Kavalieros<sup>1</sup>, Uygar Avci<sup>1</sup> Intel

For the first time, anti-ferroelectric (AFE) hafnia-based capacitors compatible to advanced CMOS are demonstrated by (i) bit-line (BL) and plate-line (PL) WRITE (W) voltage scaling down to 1V and 1.3V, respectively, (ii) BL READ (R) voltage scaling down 0.6V, and (iii) robust 10yr reliability at elevated temperature in both fatigue and breakdown, while delivering switching charge for high-speed dense embedded memory. Also, frequency-dependent endurance in ferroelectric (FE) or AFE hafnia is shown to unveil the worst-case scenario for cache-level memory application as well as complex interactions between defects and electric field. Finally, 2.4 to 6.5X cell density over SRAM and sub-100fJ W/R cell energy are projected for embedded FeRAM, showing integrating low-voltage AFE capacitors with

advanced logic has great performance potential for next-generation low-power and high-speed dense embedded memory.

## **Session T9: Monolithic and Heterogeneous Integration**

3:20 PM, Tapa 3

Co-Chairs: Mike DeLaus, Analog Devices

Osbert Cheng, UMC

3:20 PM

T9.1 Integration of Si-Interposer and High Density MIM Capacitor on 2.5D Foveros Face-to-Face Architecture, Chris Pelto<sup>1</sup>, Daming Wei<sup>1</sup>, Ravi Aggarwal<sup>1</sup>, Ramiz Ahan<sup>1</sup>, Mark Armstrong<sup>1</sup>, Mehmet Bebek<sup>1</sup>, Mark Blount<sup>1</sup>, Shafiul A Chowdhury<sup>1</sup>, Jia Yun Chuah<sup>1</sup>, Chris Connor<sup>1</sup>, Thomas DeBonis<sup>1</sup>, Babita Dhayal<sup>1</sup>, Austin Dougless<sup>1</sup>, Shripad Gokhale<sup>1</sup>, Amit Jain<sup>1</sup>, Vishal Javvaji<sup>1</sup>, Kirankumar Kamisetty<sup>1</sup>, Gwang-Soo Kim<sup>1</sup>, Joel Kpetehoto<sup>1</sup>, Chin Lee Kuan<sup>1</sup>, Che-yun Lin<sup>1</sup>, Guannan Liu<sup>1</sup>, Yunzhe Ma<sup>1</sup>, Gray Mcpherson<sup>1</sup>, Scott Mokler<sup>1</sup>, Sanjay Natarajan<sup>1</sup>, Christopher Perini<sup>1</sup>, Rahul Ramaswamy<sup>1</sup>, Bernhard Sell<sup>1</sup>, Ramesh Subramaniam<sup>1</sup>, James Waldemer<sup>1</sup>, Yang Yang<sup>1</sup>, Yihong Yang<sup>1</sup>, Jack Yaung<sup>1</sup>, Babak Sabi<sup>1</sup> Intel Integration of different computing elements through silicon interposers enables scaling opportunities beyond Moore's law. Intel's passive Si-Interposer enables interconnections among different chiplets using Through Silicon Via (TSV) technology along with a refined 36μm micro-bump pitch in a face-to-face die configuration. The Si-Interposer houses a high-density metal-insulator-metal (HDMIM) integrated decoupling capacitor for voltage droop reduction and noise suppression. Products can either utilize HDMIM in the Si-Interposer die, a built in HDMIM in the chiplet die, or both. Paper describes HDMIM fabrication steps, electrical properties, reliability benchmarks, and performance enhancements by incorporation of Si-Interposer HDMIM.

3:45 PM

**T9.2** Mitigating line-break defectivity with a sandwiched TiN or W layer for metal pitch 18 nm aspect ratio 6 semi-damascene interconnects, Anshul Gupta<sup>1</sup>, Souvik Kundu<sup>1</sup>, Stefan Decoster<sup>1</sup>, Kaushik Sah<sup>2</sup>, Gilles Delie<sup>1</sup>, Brecht Truijen<sup>1</sup>, Davide Tierno<sup>1</sup>, Giulio Marti<sup>1</sup>, Olalla Varela Pedreira<sup>1</sup>, Bart Kenens<sup>1</sup>, Yannick Hermans<sup>1</sup>, Christoph Adelmann<sup>1</sup>, Bart de Wachter<sup>1</sup>, Ivan Ciofi<sup>1</sup>, Gayle Murdoch<sup>1</sup>, Andrew Cross<sup>1</sup>, Seongho Park<sup>1</sup>, Zsolt Tokei<sup>1</sup> imec, <sup>2</sup>KLA

A novel metal stack scheme with a sub-nm, sandwiched TiN or W layer, a so-called defect mitigation layer (DML) between Ru is proposed and found to be less prone to lateral attack and line-break formation during direct-metal-etch (DME) of Ru semi-damascene (semi-D) lines compared to those without DML. With increasing thickness ( $t_k$ ) of TiN-DML, we achieve up to 5x lower defect density and resistance (R) yield >99%, <5% 1 $\sigma$  of R on AR~4-6, CD~6-11 nm, metal pitch (MP)=18-26 nm lines. The improvement is higher on AR~6 lines than AR~4 which makes DML a promising approach to enable AR≥6 semi-D interconnects. No R penalty is found with TiN-DML for the investigated line lengths >10  $\mu$ m. Thermal shock reliability test shows good quality of HAR Ru line interfaces with TiN-DML.

4:10 PM

**T9.3** Backside Power Delivery with relaxed overlay for backside patterning using extreme wafer thinning and Molybdenum-filled slit nano Through Silicon Vias, Peng Zhao<sup>1</sup>, Liesbeth Witters<sup>1</sup>, Anne Jourdain<sup>1</sup>, Michele Stucchi<sup>1</sup>, Nicholas Jourdain<sup>1</sup>, Jan Willem Maes<sup>2</sup>, Harsh Vardhan Bana<sup>2</sup>, Chiyu Zhu<sup>2</sup>, Rami Chukka<sup>1</sup>, Farid Sebaai<sup>1</sup>, Kevin Vandersmissen<sup>1</sup>, Nancy Heylen<sup>1</sup>, Daniel Montero<sup>1</sup>, Shouhua Wang<sup>1</sup>, Koen D'Have<sup>1</sup>, Filip Schleicher<sup>3</sup>, Joeri De Vos<sup>1</sup>, Gerald Beyer<sup>1</sup>, Andy Miller<sup>1</sup>, Eric Beyne<sup>1 1</sup>imec, <sup>2</sup>ASM, <sup>3</sup>KLA

Long slit nano Through Silicon Vias (nTSV) are used for high density connections between frontside (FS)-patterned Burried Power Rails (BPR) and orthogonally patterned metal rails on the wafer backside (BS). The length of the slits can be tuned to relax overlay requirements for BS patterning that are typically stringent due to wafer grid distortions in bonding. Extreme wafer thinning stopping on 10nm Si<sub>0.75</sub>Ge<sub>0.25</sub> etch stop layer (ESL) is enabled using an optimized thinning sequence. For the first time, low resistance barrier-free Molybdenum (Mo)-filled nTSVs are demonstrated, confirming the potential for further scaling compared to TiN/W filled counterparts.

4:35 PM

**Toward 0 V ESD protection in 2.5D/3D advanced bonding technology,** SHIH-HSIANG LIN<sup>1</sup>, Marko Simicic<sup>1</sup>, Nicolas Pantano<sup>1</sup>, Shih-Hung Chen<sup>1</sup>, Geert Van der Plas<sup>1</sup>, Eric Beyne<sup>1</sup>, Piet Wambacq<sup>1 1</sup>imec This paper presents a methodology to help prevent overdesign of Electrostatic Discharge (ESD) protection circuits for internal I/O in 2.5D/3D bonding technologies. We explore how the voltage suppression effect mitigates voltage-driven gate oxide breakdown during stacking and emphasize the role of series resistance in reducing peak discharge current. Our findings indicate that highly variable non-contact discharges are not a concern in advanced bonding technologies, shifting the focus to more predictable contact discharges. Also, we provide guidelines to design efficient ESD protection circuits for internal IO in 2.5D/3D stacked system.

5:00 PM

T9.5 Material, Process and System Level Analysis for Parasitic Reduction of Next Generation Logic Technology in conjunction with Backside Power Delivery, Ashish Pal<sup>1</sup>, Sefa Dag<sup>1</sup>, Pratik B. Vyas<sup>1</sup>, Gregory Costrini<sup>1</sup>, Vinod Reddy<sup>1</sup>, Veeraghavan Basker<sup>1</sup>, Allen Yeong<sup>1</sup>, Benjamin Colombeau<sup>1</sup>, Bala Haran<sup>1</sup>, Subi Kenegeri<sup>1</sup>, El Mehdi Bazizi<sup>1</sup>Applied Materials

The first generation of backside power delivery network (BS-PDN Gen-1), implemented with a backside power via (BPV) has been shown to introduce additional parasitic capacitances, thus degrading the standard cell performance by 2.5% compared to FS-PDN, and limits the performance benefit at processor-level. In view of this, we propose an advanced metal gate-cut (MG-cut) process with low-K dielectric gate-cut fill for capacitance reduction. Our MSCO™ platform shows that BS-PDN circuit performance can be fully recovered with these 2 modifications. In addition, these modifications in combination with BSPDN, also improve SRAM read and write delay by 8% and 17%, thus bringing significant performance benefit for next generation GAA logic nodes.

Session C16: Memory Circuits 3:20 PM, Honolulu 1

Co-Chairs: Andreas Burg, EPFL

Satoru Takase, KIOXIA Corp.

3:20 PM

**C16.1** An Offset-Compensated Charge-Transfer Pre-Sensing Bit-Line Sense-Amplifier for Low-Voltage **DRAM**, Kyeongtae Nam<sup>1</sup>, Jaehyuk Kim<sup>1</sup>, Dongil Lee<sup>1</sup>, Kyuchang Kang<sup>1</sup>, Sangyun Kim<sup>1</sup>, Changyoung Lee<sup>1</sup>, Hyunchul Yoon<sup>1</sup>, Donggeon Kim<sup>1</sup>, Bokyeon Won<sup>1</sup>, Jaejoon Song<sup>1</sup>, Incheol Nam<sup>1</sup>, Young-Hun Seo<sup>1</sup>, Jeong-Don Ihm<sup>1</sup>, Changsik Yoo<sup>1</sup>, Sangjoon Hwang<sup>1</sup>Samsung Electronics

A bit line sense amplifier (BLSA) with offset compensated charge transfer pre-sensing (OC-CTPS) scheme is implemented using 14nm DRAM process. The offset compensation (OC) is operated by diode connection without additional size overhead for BLSA. Average fail bit rate (FBR) attributed to a mismatch of charge transfer transistor is reduced by 94 % after performing OC. Furthermore, OC-CTPS BLSA accomplishes a 3sigma window, representing the FBR under 3sigma (=0.1349%) over charge transfer time ( $t_{CT}$ ). The

3sigma window has widths of 250 ps and 500 ps at temperatures of -25 °C and 100 °C, respectively, without changing voltages for charge transfer. Moreover, our approach ensures robust and stable sensing even at operating voltages as low as 0.75 V, compared to conventional OC BLSA.

## 3:45 PM

C16.2 A 3nm Fin-FET 19.87-Mbit/mm<sup>2</sup> 2RW Pseudo Dual-port 6T SRAM with High-R Wire Tracking and Sequential Access Aware Dynamic Power Reduction, Tomotaka Tanaka<sup>1</sup>, Yuichiro Ishii<sup>1</sup>, Makoto Yabuuchi<sup>1</sup>, Yumito Aoyagi<sup>1</sup>, Masaya Hamada<sup>1</sup>, Kazuto Mizutani<sup>1</sup>, Koji Nii<sup>1</sup>, Hidehiro Fujiwara<sup>2</sup>, Isabel Wang<sup>2</sup>, Hong-Chen Cheng<sup>2</sup>, Hung-Jen Liao<sup>2</sup>, Tsung-Yung Jonathan Chang<sup>2</sup> <sup>1</sup>TSMC Design Technology Japan, <sup>2</sup>TSMC

A 2-read/write (2RW) pseudo dual-port (PDP) 6T SRAM is developed on 3nm Fin-FET technology. To improve performance, high-R wire tracking is introduced to adjust between margin, obtaining the optimum speed over various sign-off conditions. In addition, to reduce the dynamic power, the pre-charge control circuits are newly proposed to be aware of the 1<sup>st</sup> and 2<sup>nd</sup> sequential accesses. Meaningless bitline pre-charges for the 2<sup>nd</sup> access are eliminated in either all columns or selected columns, reducing the dynamic power in bitlines by up to 43 %. The fabricated 288-kbit 2RW PDP SRAM macro achieves the highest world record of 19.87 Mbit/mm² bit-density thanks to PDP design.

## 4:10 PM

**C16.3 A 7GHz High-Bandwidth 1R-1RW SRAM for Arm HPC Processor in 3nm Technology,** Rahul Mathur<sup>1</sup>, Rajiv Kumar Sisodia<sup>1</sup>, Andy W Chen<sup>1</sup>, Arjun Singh<sup>1</sup>, Sriram Thyagarajan<sup>1</sup>, Antonio Cubeta<sup>1</sup>, Corentin Andrieux<sup>1</sup>, Andrew Sowden<sup>1</sup>, YK Chong<sup>1</sup>Arm

This paper presents an advancement in memory architecture with the introduction of 1Read-1ReadWrite (1R1RW) High Bandwidth Instance (HBI) memory, seamlessly integrated into the Arm flagship High Performance Computing (HPC) processor. Enhancing the conventional 8T-1R1W memory, HBI features an additional read port, achieving 1R1RW capability. The utilization of HBI memory in L1-Data cache doubles the available read bandwidth and results in an improvement in processor IPC, exceeding 1%. Furthermore, leveraging the HBI-1R1RW memory architecture, HBI-Ddata memory is developed to reduce the routing congestion and delay in the CPU physical design, leading to a 13% reduction in area and a 10-15ps reduction in routing delay. A test vehicle in the state-of-the-art 3nm process demonstrates 100% yield of 1R1RW HBI and highest reported frequency of more than 7GHz and lowest reported bit density of 11.2 Mbit/mm² for any 8T SRAM memory.

## 4:35 PM

C16.4 A 3.3GHz 1048X640 Multi-Bank Single-Port SRAM with Frequency Enhancing Techniques and 0.55V-1.35V Wide Voltage Range Operation in 3nm FinFET for HPC Applications, Ming-Chieh Huang<sup>1</sup>, Wei Wing Mar<sup>1</sup>, Shankar Kanade<sup>1</sup>, Boris Bai<sup>1</sup>, Aditya Gayatri<sup>1</sup>, Krishna Khairnar<sup>1</sup>, Amy Lai<sup>1</sup>, Yu-Hao Hsu<sup>1</sup>, Hung-Jen Liao<sup>1</sup>, Yih Wang<sup>1</sup>, Tsung-Yung Jonathan Chang<sup>1</sup>TSMC

This paper presents high-speed SRAM macros of 0.64Mbit (1024x640) and 1.28Mbit (2048x640) implemented using a high-current single port 6T bitcell. The macros achieve the best FoM defined as (density × frequency)/(read power + write power). Several performance-enhancing circuit techniques are proposed, including wordline, global clock, and global bitline boosting. Split drivers for decoder signals are proposed to achieve an overall 37% speed improvement while avoiding a repeater area tax. A read assist circuit is proposed to improve Vmax to 1.35V. Silicon results demonstrate the ability to achieve 3.3GHz at 1.0V/100°C in 3nm FinFET technology.

C16.5 A 14nm 128Mb eMRAM Implemented with 17.88Mb/mm² at 0.60V for Auto-G1 Applications, Gyuseong Kang¹, Hyunjin Shin¹, Sanggyeong Won¹, Dohui Kim¹, Kyuseong Kim¹, Soohoh Seol¹, Sunkyu Lee¹, Hangil Lee¹, Yeonho Jung¹, Jaechul Shim², Kiseok Suh¹, Sohee Hwang¹, Daehyun Jang¹, Sangyeop Baeck¹, Sei Seung Yoon¹ ¹Foundry Business, Samsung Electronics, ²R&D center, Samsung Electronics

This paper presents an embedded STT-MRAM with circuit techniques to mitigate read margin degradation in high temperature for automotive grade 1 application. Local read assist circuit (LRA) can minimize resistance mismatch between data and reference read path. Temperature tracking circuit (TTC) is employed to change reference resistance adaptively and control negative wordline voltage generator for reliable read operation in high temperature. The proposed 128Mb 256-IO MRAM macro is implemented in 14nm FinFET process with 17.88Mb/mm2. Measurements results show successful 11ns read operation across -40C to 160C with 0.60V core voltage.

## **Session C17: Power Management Techniques**

3:20 PM, Honolulu 2

Co-Chairs: Qinwen Fan, TU Delft

Po-Hung Chen, National Yang Ming Chiao Tung University

## 3:20 PM

C17.1 A Monolithic 5.7A/mm² 91% Peak Efficiency Scalable Multi-Stage Modular Switched Capacitor Voltage Regulator with Self-Timed Deadtime and Safe Startup for 3D-ICs, Jingshu Yu¹, Xiaosen Liu¹, Minxiang Gong¹, Nicolas Butzen¹, Sheldon Weng¹, Harish K Krishnamurthy¹, Krishnan Ravichandran¹, Ramez H Ahangharnejhad¹, Waldemer Jim¹, Pelto Christopher¹, James W Tschanz¹, Vivek De¹¹Intel Labs This paper presents a monolithic Multi-stage Modular Switched Capacitor Voltage Regulator (MMSCVR) in 16nm CMOS with scalable design (up to 7A), self-timed deadtime generator, and safe startup for vertical power delivery in heterogeneous 3D-ICs. The proposed MMSCVR demonstrates 90.6% peak efficiency and 5.7A/mm² peak current density with a 3V-to-1V conversion – 4.9× higher than state-of-the-art. It is also the first monolithic 4V-to-1V MMSCVR, achieving 7.8× higher current density than prior arts with off-chip capacitors.

## 3:45 PM

**C17.2** A μW Output Power, >100V, Single-Capacitor Switched DC-DC Up/Down Converter, Rohit Rothe<sup>1</sup>, Jungho Lee<sup>1</sup>, Zichen Fan<sup>1</sup>, Li-Yu Chen<sup>1</sup>, Donguk Seo<sup>2</sup>, Yoonmyung Lee<sup>2</sup>, Dennis Sylvester<sup>1</sup>, David Blaauw<sup>1</sup> University of Michigan, Ann Arbor, <sup>2</sup>Sungkyunkwan University

This work presents a switched capacitor high voltage (HV) DC-DC converter with a single off-chip flying capacitor (SOF) for uW current draw applications. This converter is capable of up-conversion as well as down-conversion using the same ladder. It achieves efficiency of 62% in up-conversion mode (175V output) and 43% in down-conversion mode (184V input). Up-conversion efficiency is 16× higher than state-of-the-art converters with >100V output and nA output load.

## 4:10 PM

C17.3 A 6.78 MHz Wireless Power and Data Transfer System Achieving Simultaneous 52.6% End-to-End Efficiency and 4.0 Mb/s Forward Data Delivery with Interference-Free Rectifier, Quanrong Zhuang<sup>1</sup>, Junyi Sun<sup>1</sup>, Xusheng Zhang<sup>1</sup>, Bo Li<sup>1</sup>, Yi Shi<sup>1</sup>, Hao Qiu<sup>1</sup>School of Electronic Science and Engineering, Nanjing University, China

In this work, we presented a wireless power and data transfer (WPDT) system utilizing the fundamental and harmonic components of the bridge inverter to transfer power and data, respectively. The conventional full bridge rectifier (FBR) introduces the interference voltage and could cause the problem of data flipping, which is solved by the proposed interference-free rectifier (IFR). Additionally, a tapped coil three capacitor (TL3C) topology was proposed to maximize the data channel gain without affecting the power channel gain. A 6.78 MHz system was implemented with the IFR fabricated in 180 nm CMOS process. It supported simultaneous 82 mW load power ( $P_{Load}$ ) and 4.0 Mb/s forward data rate (DR) at 52.6 % end-to-end efficiency ( $\eta_{EZE}$ ).

#### 4:35 PM

C17.4 A 0.6-1 V VIN Soft-Switching Low Dropout Regulator With 31.3 A/mm2 Current Density, 99.99% Current Efficiency, and 2.04 fs FoM, Jeongmyeong Kim<sup>1</sup>, Changjoo Park<sup>1</sup>, Wanyeong Jung<sup>11</sup>KAIST

This paper presents a soft-switching LDO, which takes advantages of analog and digital LDOs. A soft quantizer enables smooth switching of power FETs like an analog LDO. Inverter-based buffers provide rail-to-rail output voltages to power FETs like a digital LDO and offer fast transient response using a push-pull structure even with a small dropout voltage (VDO) of 50 mV. A test chip fabricated in a 65 nm CMOS process achieves a high current density of 31.3 A/mm2 at 1 V VIN, a current efficiency of 99.99% at 0.6 V VIN, and a fast transient response of a 102 mV voltage droop at a 90 mA/4 ns load condition with a 0.6 V VIN.

## 5:00 PM

C17.5 A 400-ns-Settling-Time Hybrid Dynamic Voltage Frequency Scaling Architecture and Its Application in a 22-Core Network-on-Chip SoC in 12-nm FinFET Technology, Erik Loscalzo<sup>1</sup>, Martin Cochet<sup>2</sup>, Joseph Zuckerman<sup>1</sup>, Samira Zaliasl<sup>3</sup>, Michael Lekas<sup>3</sup>, Stephen Cahill<sup>3</sup>, Tianyu Jia<sup>4</sup>, Karthik Swaminathan<sup>2</sup>, Maico Cassel dos Santos<sup>1</sup>, Davide Giri<sup>1</sup>, Hesam Sadeghi<sup>3</sup>, Joseph Meyer<sup>3</sup>, Noah Sturcken<sup>3</sup>, David Brooks<sup>4</sup>, Gu-Yeon Wei<sup>4</sup>, Luca Carloni<sup>1</sup>, Pradip Bose<sup>2</sup>, Kenneth Shepard<sup>1</sup> Columbia University, <sup>2</sup>IBM Reserach, <sup>3</sup>Ferric Inc., <sup>4</sup>Harvard University

We have developed a dynamic-voltage-and-frequency- scaling (DVFS) architecture that combines a package- integrated buck voltage regulator (PIVR) with fully standard- cell-based digital low-dropout regulators (LDO) to support fine-grained control at the scale of individual cores in a 22-core system-on-chip (SoC) with a settling time of 400ns. The PIVR has a power density of 309mW/mm2 and features full back-end integration of magnetic-core power inductors. During a workload study on the SoC consisting of four general-purpose RISC-V cores and 18 specialized accelerators, our hybrid voltage regulator (HVR) showed the highest power savings when compared with other power management techniques for workload durations above 1.3µs and peak power savings of 23% over the baseline without DVFS.

## **Session C18: Data Converter Techniques**

3:20 PM, Honolulu 3

Co-Chairs: Nereo Markulic, imec

Yun-Shyiang Shu, MediaTek Inc.

3:20 PM

**C18.1** A 100kHz-BW 99dB-DR Continuous-Time Tracking-Zoom Incremental ADC with Residue-Gain Switching and Digital NC-FF, Ye-Dam Kim<sup>1</sup>, Jae-Hyun Chung<sup>1</sup>, Kent Edrian Lozada<sup>1</sup>, Chang-Un Park<sup>1</sup>, Kun-Woo Park<sup>1</sup>, Kwan-Hoon Song<sup>1</sup>, Young-Hoon Moon<sup>1</sup>, Min-Jae Seo<sup>2</sup>, Seung-Tak Ryu<sup>1</sup> KAIST, <sup>2</sup>University of Seoul

This paper proposes a continuous-time (CT) tracking-zoom (TZ) incremental ADC (I-ADC) that reuses a quantizer for both the coarse SAR and fine DSM stages. The TZ I-ADC addresses the input bandwidth (BW)

limitation issue with simple DAC code update. A residue-gain (RG) switching technique is proposed to mitigate the inconsistent signal transfer function (STF) in the fine CT incremental DSM (I-DSM). A digital noise-coupling-feedforward (DNC-FF) architecture is proposed to reduce the out-of-band gain (OBG). Fabricated in a 180nm CMOS process, the prototype consumes 2.52mW under a 1.8V supply, achieving 99-dB DR, 93.8-dB SNDR, and 102.5-dB SFDR.

## 3:45 PM

C18.2 A Low-OSR 5<sup>th</sup>-Order Noise Shaping SAR ADC Using EF-EF-CIFF Structure with PVT-Robust Differential V-T-V Converter, Yu-Hsiang Huang<sup>1</sup>, Bao-shu Liu<sup>1</sup>, Chih-Cheng Hsieh<sup>1</sup> National Tsing Hua University

This paper presents a low-OSR 5<sup>th</sup>-order noise-shaping (NS) SAR (NS-SAR) ADC featuring a differential-Voltage-Time-Voltage (dVTV) converter. It introduces an innovative EF-EF-CIFF structure that achieves 5<sup>th</sup>-order NS with only two amplifications using the proposed dVTV converter. The PVT-robust dVTV converter enables the optimization of the Noise Transfer Function (NTF) without the need for static-power consumption, gain calibration, and trimming banks, thereby reducing circuit complexity and power consumption. The ADC has been prototyped and verified in 40nm CMOS technology with an active area of 0.059mm<sup>2</sup>. Operating at a supply voltage of 1.1V and a sampling rate of 5MS/s, it achieves an SNDR of 81.8dB over a 625kHz bandwidth. The resulting Schreier Figure of Merit (FoMs) and Walden FoM (FoMw) are 181.8dB and 7.2fJ/conversion-step, respectively.

## 4:10 PM

C18.3 Synthesizable 10-bit Stochastic TDC Using Common-Mode Time Dithering and Passive Approximate Adder With 0.012mm<sup>2</sup> Active Area in 12nm FinFET, Qiaochu Zhang<sup>1,2</sup>, Shiyu Su<sup>1,3</sup>, Baishakhi Biswas<sup>1</sup>, Sandeep Gupta<sup>1</sup>, Mike Shuo-Wei Chen<sup>1</sup> <sup>1</sup>University of Southern California, <sup>2</sup>University of Virginia, <sup>3</sup>University of Waterloo

This paper presents 10-bit synthesizable stochastic TDC (STDC) with common-mode time dithering and passive approximate adder for lowering implementation cost while maintaining high linearity. Two STDCs prototypes achieve energy efficiency of  $^{\sim}160 dB$ , while the one using passive approximation adder achieves area efficiency of  $19.1 \mu m^2/step$ .

## 4:35 PM

C18.4 A 71.5-dB SNDR 475-MS/s Ringamp-Based Pipelined SAR ADC with On-Chip Bit-Weight Calibration, Chao Chen<sup>1</sup>, Zhu Yuan<sup>1</sup>, Peng Cao<sup>1</sup>, Jiawei Xu<sup>1</sup>, Zhiliang Hong<sup>1</sup> <sup>1</sup>State Key Laboratory of Integrated Chips and Systems, Fudan University, Shanghai, China

This paper presents a 13-bit 475-MS/s single-channel pipelined SAR ADC, which utilizes a ring amplifier (ringamp) for residue amplification through an improved bias scheme and common-mode feedback (CMFB). Moreover, the ADC exploits an on-chip bit-weight calibration with signal-dependent pseudorandom noise (PN) injection and a window detector to correct the interstage gain error and DAC mismatch, requiring only 4096 PN-injected samples to calibrate the gain error in the background. As a result, this work achieves a peak SNDR of 71.5dB and consumes 9.93mW from a 1V supply. This corresponds to a state-of-the-art FoMs of 175.3dB and FoMw of 6.8fJ/conv-step.

## 5:00 PM

C18.5 A Single-Channel, 1-GS/s, 10.91-ENOB, 81-dB SFDR, 9.2-fJ/conv.-step, Ringamp-Based Pipelined ADC with Background Calibration in 16nm CMOS, Jorge Lagos<sup>1</sup>, Pratap Renukaswamy<sup>1</sup>, Nereo Markulic<sup>1</sup>, Ewout Martens<sup>1</sup>, Jan Craninckx<sup>1</sup>imec

We present a single-channel ADC that exploits muti-bit pipelined stages based on ring amplification to simultaneously achieve high linearity, bandwidth, and power efficiency. A very-wide tuning range

comparator is introduced in the stage quantizers, which not only enables multi-bit quantization but is also leveraged for the injection of dither to calibrate DAC mismatch and inter-stage gain in the background. Implemented in a 16nm FinFET process, it achieves 10.91 ENOB and 81 dB SFDR at 1 GS/s, consuming 17.8 mW from a 0.9 V supply, resulting in a Walden FoM of 9.2 fJ/conv.-step.

## Thursday, June 20 Session JFS4: Biomedical Technologies 8:00 AM, Tapa 1

Co-Chairs: Emmanuel Quevy, Probius

Yuta Shiratori, NTT Corporation

8:00 AM

JFS4.1 Highly Sensitive Multimodal CMOS Antifouling Sensor Array with Multi-Use Electrodes for Single-Cell-Level Profiling of Biophysical and Biochemical Parameters, Hangxing Liu<sup>1</sup>, Fuze Jiang<sup>1</sup>, Adam Wang<sup>1</sup>, Zhikai Huang<sup>1</sup>, Ying Kong<sup>1</sup>, Marco Saif<sup>1</sup>, Dongwon Lee<sup>1</sup>, Thomas Burger<sup>1</sup>, Jing Wang<sup>1</sup>, Hua Wang<sup>1</sup> <sup>1</sup>ETH Zürich

Monitoring cell bio-responses in organ-on-chip platforms is crucial for accurately predicting organ reactions to medications over time. This work presents an antifouling CMOS sensor platform for *in-vitro*, single-cell-level and multimodal sensing of biophysical and biochemical parameters in cell proliferation and inflammation. The chip features 4,096 sensing pixels at 45-µm spatial resolution. Each pixel node offers four sensing modalities (impedance tomography, electrochemistry, shadow imaging, and pH sensing) and three actuation functions (dielectrophoresis (DEP) as well as voltage and current stimulations).

#### 8:25 AM

JFS4.2 A 65nm Neuromorphic Bio-signal Encoder with Compute-in-Entropy Architecture 7.13nJ Privacy-preserving Encoding and 2.38Mb/mm<sup>2</sup> Encoding Memory Density, Boyang Cheng<sup>1</sup>, Jianbo Liu<sup>1</sup>, Steven Davis<sup>1</sup>, Zephan M. Enciso<sup>1</sup>, Likai Pei<sup>1</sup>, Muya Chang<sup>1</sup>, Ningyuan Cao<sup>1</sup> University of Notre Dame This paper presents a neuromorphic bio-signal encoder for privacy-critical smart health applications featuring a novel compute-in-entropy architecture for hardware-efficient, physically-unclonable hyperdimensional encoding. The test chip achieved privacy-preserving bio-signal encoding with 7.13 nJ efficiency, 2.38 Mb/mm<sup>2</sup> item memory density, and in-situ decision-making and learning capabilities.

8:50 AM

JFS4.3 A Subcellular-Resolution Multimodal CMOS Biosensor Array with 16K Ion-Selective Pixels for Real-Time Monitoring Potassium Dynamics, Hangxing Liu¹, Fuze Jiang¹, Ying Kong¹, Dongwon Lee¹, Yuguo Sheng¹, Adam Wang¹, Zhikai Huang¹, Marco Saif¹, Thomas Burger¹, Jing Wang¹, Hua Wang¹¹ETH Zürich Ion sensing offers an efficient tool for deep understanding of ion channel-related diseases such as K⁺ for hyperproliferative tumors. In this work, we present the first biocompatible ion-selective bioimaging array for cellular characterization and modulation, fully integrated in a CMOS chip with 16K multi-modal pixels at a subcellular 5.4-μm-pitch resolution. This multimodal CMOS cell interfacing array consists of in-pixel biosensing/actuation circuits for cell localization, ion-selective concentration monitoring, and plasma membrane stimulation.

9:15 AM

JFS4.4 A Pulsed Electrochemistry Readout IC with Slew-rate Booting Technique and Phase-domain ΔΣ

**ADC for Si-Nanowire Electrical Double-layer Capacitance Measurement,** Po-Hsun Chu<sup>1</sup>, Cheng-Tse Tsai<sup>1</sup>, Yu-Siang Chou<sup>1</sup>, Nitish Kumar<sup>2</sup>, Shu-Ping Lin<sup>2</sup>, Yu-Te Liao<sup>1</sup> <sup>1</sup>National Yang Ming Chiao Tung University, <sup>2</sup>National Chung Hsing University

This paper presents a pulse-driven method for detecting cardiac Troponin I using an electrical double-layer (EDL) capacitance sensing readout circuit and an on-chip pattern generator. The pattern generator is equipped with a slew rate-boosting driver circuit capable of handling EDL capacitance ranging up to 100 nF with a slew rate greater than 6.6 V/ $\mu$ s while consuming only 13.5  $\mu$ W. Additionally, the design achieves a dynamic range (DR) of 77.4 dB by implementing an oscillator-based readout circuit and a limit of detection (LoD) of 200 fg/mL in an undiluted PBS solution with a total power consumption of 120  $\mu$ W.

## Session JFS5: Image Sensors 8:00 AM, Tapa 2

Co-Chairs: Bruce Rae, STMicroelectronics

Yoshiaki Kikuchi, Sony Semiconductor Solutions

8:00 AM

JFS5.1 A 336 x 240 backside-illuminated 3D-stacked 7&[mu]m SPAD for LiDAR sensor with PDE 28% at 940nm and under 0.4% depth accuracy up to 10m, Jaehyung Jang¹, Jongchae Kim¹, Sunho Oh¹, Kyungsu Byun¹, Dahwan Park¹, Jihee Han¹, Hanseung Lee¹, Suhyun Yi¹, Hoonmoo Choi¹, Jongeun Kim¹, Namil Kim¹, Yongtae Gim¹, Minkyu Kim¹, Sangyoung Lee¹, Hansang Kim¹, Eunchang Lee¹, Minsang Yu¹, Jeongjoon Hwang¹, Seunghyun Yoon¹, Kwang Hwangbo¹, Heesang Kim¹, Ahyoung Cho¹, Taejun Baek¹, Sooyoung Park¹, Kwangjun Cho¹, Wonje Park¹, Kyung-do Kim¹, Hoesam Jeong¹, Hoon-sang Oh¹, Chang-rock Song¹¹SK hynix Inc., CIS Development

Single photon avalanche diode (SPAD) is a key technology in light detection and ranging (LiDAR) sensors, which are gaining prominence as next-generation image sensors. We designed SPAD with high photon detection efficiency (PDE) using a backside-illuminated hybrid bonding 3D-stacked technology. This is aimed at developing a LiDAR sensor with good depth accuracy. We achieved a PDE of 28% at  $\lambda$  = 940nm and a low-level dark count rate (DCR) by applying the trench guide (TG) and the small lens array (SLA) structure and optimizing pixel design. As a result, we achieved a depth accuracy of less than 0.4% up to 10m.

#### 8:25 AM

JFS5.2 A Temporal Noise Reduction via 40% Enhanced Conversion Gain in Dual-Pixel CMOS Image Sensor with Full-Depth Deep-Trench Isolation and Locally Lowered-Stack Technology, Seunghwan Lee<sup>1</sup>, Jeongjin Cho<sup>1</sup>, Shinyoung Choi<sup>1</sup>, Sung Yoon Min<sup>1</sup>, Eunjung Lee<sup>1</sup>, Minji Jung<sup>1</sup>, Kyoungmok Son<sup>1</sup>, Hyunchaul Jeong<sup>1</sup>, Heetak Han<sup>1</sup>, Sachoun Park<sup>1</sup>, Sanghyuck Moon<sup>1</sup>, Seungki Jung<sup>1</sup>, Junseok Yang<sup>1</sup>, Taesub Jung<sup>1</sup>, Howoo Park<sup>1</sup>, Bumsuk Kim<sup>1</sup>, Kyungho Lee<sup>1</sup>, Jesuk Lee<sup>1</sup>Samsung Electronics

We demonstrate a dual-pixel CMOS image sensor (CIS) with full-depth deep-trench isolation (FDTI) and locally lowered-stack (LLS) structure. When the LLS structure is adopted, the floating diffusion (FD) metal capacitance is dramatically reduced, resulting in a 40% increase in conversion gain (CG) and a 25% improvement in temporal noise (TN). We also present TN analysis from the perspective of the feedback circuit scheme.

### 8:50 AM

JFS5.3 High-Resolution and Compact Integrated FMCW-LiDAR Chip with 128 Channels of Slow Light Grating Antennas, Yuya Maeda<sup>1</sup>, Yoshiki Ebiko<sup>1</sup>, Haruhiko Terada<sup>1</sup>, Ryo Tetsuya<sup>1</sup>, Shunji Maeda<sup>1</sup>, Yotaro Yasu<sup>1</sup>, Takemasa Tamanuki<sup>2</sup>, Mikiya Kamata<sup>2</sup>, Keisuke Hirotani<sup>2</sup>, Saneyuki Suyama<sup>2</sup>, Kohei Yamamoto<sup>2</sup>,

Shota Nawa<sup>2</sup>, Riku Kubota<sup>2</sup>, Toshihiko Baba<sup>2</sup> <sup>1</sup>Sony Semiconductor Solutions Corporation, <sup>2</sup>Yokohama National University

This paper introduces compact solid-state optical beam scanning technology, slow light grating (SLG) based on photonic crystal waveguide. We implemented the successful implementation of a frequency modulated continuous wave (FMCW) LiDAR chip, featuring 128 channels equipped with the developed SLG antennas. Our design incorporates an upward radiating structure in an antenna array with a fine pitch of 40  $\mu$ m and a total footprint of 5.14 mm × 1.20 mm, respectively. Using this chip, we successfully performed a FMCW measurements and point cloud mapping.

#### 9:15 AM

JFS5.4 A 30fps 64 X 64 CMOS Flash LiDAR Sensor with Push-Pull Analog Counter Achieving 0.1% Depth Uncertainty at 70m Detection Range, Dongseok Cho<sup>1,2</sup>, Byungchoul Park<sup>1</sup>, Hyun-Seung Choi<sup>3</sup>, Myung-Jae Lee<sup>3</sup>, Youngcheol Chae<sup>1 1</sup>Yonsei University, <sup>2</sup>Samsung Electronics, <sup>3</sup>KIST

This paper presents a CMOS flash LiDAR sensor based on a time-gated single-photon counting method. The proposed 64×64 sensor is implemented in a 110nm BSI process and achieves a small pixel pitch of 32mm with a fill factor of 33%. It consumes 29.1mW, while operating at 30fps. It achieves a high PDP of 14.3% at 850nm and a depth uncertainty of 7cm at a depth range of 70m, corresponding to the worst-case depth uncertainty of 0.1%. These results are achieved by the use of a compact SPAD front-end, a push-pull analog counter, and an optimized PDP. The gain mismatch errors in the analog counter are mitigated by the use of a push-pull gain averaging scheme.

## Session T10: Emerging Non-Volatile Memories - RRAM, FeRAM, PCM, MRAM-2 8:00 AM, Tapa 3

Co-Chairs: Gary Bronner, Rambus

Byoung Hun Lee, Pohang University of Science and Technology

8:00 AM

**T10.1** A Novel Phase Change Material RF Switch with 16nm Technology to Achieve Low Voltage and Low Ron\*Coff for mmWave, Hung-Ju Li¹, K.P. Chang¹, C.E. Chen¹, W.T. Hsieh¹, H.H. Kuo¹, C.C. Huang¹, H.C. Chen¹, Z.H. Ya¹, H.Y. Chen¹, J.D. Jin¹, S.H. Yang¹, Y.W. Ting¹, K.C. Tseng¹, K.C. Huang¹, Harry Chuang¹¹TSMC, Taiwan

We present an enhanced phase change material (PCMe) RF switch (RFS) to achieve an impressive Ron\*Coff of 11.6fs and operates below 1.8V. The PCMe material has low-resistivity that exhibits 40% insertion loss (IL) improvement compared to Ge50Te50, which is greater than -0.5dB, and isolation (ISO) less than -28dB at 30GHz. The switch operates 100 million cycles at -40C and 125C with stable Ron, and the transistor underneath is unaffected after RESET/SET 10Mc operations.

#### 8:25 AM

**T10.2** 14nm FinFET node embedded MRAM technology for automotive non-volatile RAM applications with endurance over 1E12-cycles, Joosung Oh<sup>1</sup>, Jaehyeon Park<sup>1</sup>, Kiseok Suh<sup>1</sup>, Kangmoon Lee<sup>1</sup>, Sohee Hwang<sup>1</sup>, Myeongjun Bak<sup>1</sup>, Honghyun Kim<sup>1</sup>, Baeseong Kwon<sup>1</sup>, DongKyu Lee<sup>1</sup>, Minkwan Kim<sup>1</sup>, Seungmo Noh<sup>1</sup>, Jongmin Lee<sup>1</sup>, Soomin Cho<sup>1</sup>, Gyuseong Kang<sup>1</sup>, Hyun-Jin Shin<sup>1</sup>, Yongsung Ji<sup>1</sup>, Atsushi Okada<sup>2</sup>, Ung-Hwan Pi<sup>1</sup>, Kwangseok Kim<sup>2</sup>, Younghyun Kim<sup>1</sup>, Jeong-Heon Park<sup>1</sup>, Seungpil Ko<sup>1</sup>, Tae-Young Lee<sup>1</sup>, Kyung-Tae Nam<sup>1</sup>, Minkwon Cho<sup>1</sup>, Boyoung Seo<sup>1</sup>, Shinhee Han<sup>1</sup>, Yoonjong Song<sup>1</sup>, Kangho Lee<sup>1</sup>, Ja-Hum Ku<sup>1</sup>Samsung Electronics Co., Ltd., <sup>2</sup>Samsung Advanced Institute of Technology

We present a 14nm FinFET embedded MRAM (eMRAM) technology for non-volatile RAM (nvRAM) applications, featuring endurance of 1E12 cycles, 100ns write speed, 150°C retention for 10 years, and macro density of 18Mb/mm<sup>2</sup>. With SRAM interface, this macro provides write speed 24 times faster than

flash-type eMRAM and ~50% area saving compared to SRAM. Compared to 28nm nvRAM-type eMRAM, we have improved retention temperature from 89°C to 150°C at the same endurance characteristics, which is suitable for automotive-grade products.

#### 8:50 AM

T10.3 Extremely scaled perpendicular SOT-MRAM array integration on 300mm wafer, Farrukh Qayyum Yasin¹, Alvaro Palomino¹, Ankit Kumar¹, Valerio Pica¹, Simon Van Beek¹, Giacomo Talmelli¹, Van Dai Nguyen¹, Stefan Cosemans¹, Davide Crotti¹, Kurt Wostyn¹, Gouri Sankar Kar¹, Sebastien Couet¹¹imec We present a novel integration solution to prevent MTJ pillar damage due to patterning of SOT- MRAM devices, particularly when targeting the ultimate SOT track scaling. Substantial reduction of switching current with pulse widths down to 0.3ns is shown in single cell extremely scaled devices versus our baseline. We demonstrate, for the first time, the functionality of a perpendicular SOT-MRAM array on 300mm CMOS wafer, comprising of multiple 4kb sub-banks with variations in SOT track size and pitch at our baseline 63nm MTJ CD. Study of the 4kb sub-banks indicates the feasibility of device pitch scaling from a device-to-device gap of 216nm down to 99nm, leading to a 50% increase in the MTJ read window (median Rp to Rap) while obtaining remarkable tailing bits as low as 0.3% for W/CoFeB stack (Wβ SOT track with CoFeB free layer MTJ).

#### 9:15 AM

**T10.4 First demonstration of high retention energy barriers and 2 ns switching, using magnetic ordered-alloy-based STT MRAM devices,** Matthias Gottwald<sup>1</sup>, Guohan Hu<sup>1</sup>, Philip Trouilloud<sup>1</sup>, Laura Rehm<sup>1</sup>, Christopher Safranski<sup>1</sup>, Gukcheon Kim<sup>1</sup>, Stephen Brown<sup>1</sup>, John Bruley<sup>1</sup>, Christopher D'Emic<sup>1</sup>, Oki Gunawan<sup>1</sup>, Hyunsung Jung<sup>2</sup>, Christian Lavoie<sup>1</sup>, Joonmyoung Lee<sup>2</sup>, Jim Liang<sup>1</sup>, Michael Robbins<sup>1</sup>, Jonathan Sun<sup>1</sup>, Pouya Hashemi<sup>1</sup>, Daniel Worledge<sup>1</sup> IBM, <sup>2</sup>Samsung

Magnetic ordered alloys with low moment and strong bulk perpendicular magnetic anisotropy (PMA) were successfully developed and integrated on CMOS substrates as a free layer material. Superior device properties including high  $H_c$  (> 8 kOe), high  $E_b$  (> 80 k<sub>B</sub>T) and sub-5 ns switching were achieved simultaneously, overcoming the fundamental tradeoff between high  $E_b$  and high-speed switching in conventional CoFeB-based devices using interface anisotropy. We further demonstrated improved switching performance at pulse widths down to 2 ns and improved magnetic field sensitivity in these ordered alloy-based devices, compared to the best published results to date.

## Session C19: 2.5/3D Die-to-Die Interfaces

8:00 AM, Honolulu 1

Co-Chairs: John Wuu, AMD

Koji Nii, TSMC Design Technology Japan, Inc.

## 8:00 AM

**C19.1** An On-Chip Current-Sink-Free Adaptive-Timing Power Impedance Measurement (PIM) Unit for **3D-IC in 5nm FinFET Technology,** Tsung-Che Lu<sup>1</sup>, Chin-Ming Fu<sup>1</sup>, Wei-Hsiang Wang<sup>1</sup>, Fred Kuo<sup>1</sup>, Chih-Hsien Chang<sup>1</sup>, Kenny Hsieh<sup>1</sup>, King-Ho Tam<sup>1</sup>, Tze-Chiang Huang<sup>1</sup>, Tom Chen<sup>1</sup>, Mei Wong<sup>1</sup>, Wei-Pin Changchien<sup>1</sup>, Frank Lee<sup>1</sup>TSMC

This work presents a power impedance measurement (PIM) architecture for the 3D-IC platform with high-performance computing (HPC) applications. Proposed current-sink-free architecture improves stimulus current capacity without area overhead. Another adaptive-timing scheme saves 50% testing time. The PIM IP has been fabricated in 5nm FinFET process with TSMC-SoIC\* technology for characterization of an

embedded ARM® core. Compared to state-of-the-art works, the 3.6-A stimulus current yields 116x improvement while the 0.006 mm² core area achieves 79% reduction.

8:25 AM

C19.2 Scalable Embedded Multi-Die Active Bridge (S-EMAB) Chips with Integrated LDOs for Low-Cost Programmable 2.5D/3.5D Packaging Technology, Wei Lu<sup>1</sup>, Jie Zhang<sup>2,2</sup>, Yi-Hui Wei<sup>2</sup>, Hsu-Ming Hsiao<sup>2</sup>, Sih-Han Li<sup>2</sup>, Chao-Kai Hsu<sup>2</sup>, Chih-Cheng Hsiao<sup>2</sup>, Feng-Hsiang Lo<sup>2</sup>, Shyh-Shyuan Sheu<sup>2</sup>, Chin-Hung Wang<sup>2</sup>, Wei-Chung Lo<sup>2</sup>, Shih-Chieh Chang<sup>2</sup>, Hung-Ming Chen<sup>1</sup>, Kuan-Neng Chen<sup>1</sup>, Po-Tsang Huang<sup>11</sup>National Yang Ming Chiao Tung University, Hsinchu, Taiwan, <sup>2</sup>Electronic and Optoelectronic System Research Laboratories, Industrial Technology Research Institute, Hsinchu, Taiwan

For realizing low-cost miniaturized 2.5D/3.5D integration, this paper presents scalable embedded multidie active bridge (S-EMAB) chips with integrated LDOs to provide on-demand I/O routing capability and in-package voltage regulation among multiple dies or chiplets. Each S-EMAB chip is a programmable bridge and implemented by an I/O array and MUX I/Os to support various transmission interfaces. The data rate of I/O array are from 50Mbps to 1Gbps, and MUX I/Os can reach to 8Gbps. Moreover, the number of programmable I/O links can be scaled up by connecting multiple S-EMAB chips in a daisy chain without extra control pins. In addition to miniaturization, LDOs are further integrated in S-EMAB chips to eliminate external LDOs. The proposed work is a fast time-to-market, low-cost, flexible, and miniaturized 3.5D integration solution for various IoT applications.

8:50 AM

C19.3 A 32Gb/s 0.36pJ/bit 3nm Chiplet IO using 2.5D CoWoS Package with Real-Time and Per-Lane CDR and Bathtub Monitoring, John Ma<sup>1</sup>, Junhui Gu<sup>1</sup>, Jianmin Guo<sup>1</sup>, Dongliang Liang<sup>1</sup>, Michael Sorna<sup>1</sup>, Hui Wang<sup>1</sup>, Ken Chang<sup>1</sup>Marvell Technology Group

This work presents a high density single-ended NRZ Chiplet IO in 3nm CMOS technology over 2.5D CoWoS interposer of up to 2mm trace length, with a total of 216 data lanes running simultaneously at 32Gb/s/wire. The 2mm channel insertion loss and crosstalk at Nyquist frequency are -2.4dB and -18.1dB respectively. The RX features a real-time per-lane CDR and bathtub monitor, enabling optimal sampling point adaptation as well as tracking of phase drift over voltage and temperature. With all lanes toggling, the PHY achieves 3.84T/mm beach front density while consuming 0.36pJ/bit. The worst lane measures 0.342UI opening at BER of 1e-12 and interpolated 0.331UI opening at BER of 1e-15 when running at 32Gb/s. 25Gb/s results are also presented as a low power option.

9:15 AM

C19.4 WITHDRAWN - A Customizable Killo-core Processor Architecture by Reusable Chiplets with Lowlatency High-flexibility Die-to-Die Interconnection

> Session C20: Processing for AI 8:00 AM, Honolulu 2

Co-Chairs: Sophia Shao, UC Berkeley

Vinayak Honkote, Intel Corp.

8:00 AM

**C20.1** Dyamond: A 1T1C DRAM In-memory Computing Accelerator with Compact MAC-SIMD and Adaptive Column Addition Dataflow, Seongyon Hong<sup>1</sup>, Wooyoung Jo<sup>1</sup>, Sangjin Kim<sup>1</sup>, Sangyeob Kim<sup>1</sup>, Kyomin Sohn<sup>2</sup>, Hoi-Jun Yoo<sup>11</sup>KAIST, <sup>2</sup>Samsung Electronics

This paper proposes Dyamond, a 1T1C DRAM in-memory computing accelerator with column addition (CA) dataflow, for high density and energy efficiency. LSB-CA minimizes ADC readouts to increase energy efficiency. MSB-CA with signal-enhanced MAC and signal-shifted ADC enhances SQNR, improving energy efficiency. A switchable sense amplifier reduces read energy for low-power in-memory arithmetic SIMD. Dyamond is fabricated in 28nm CMOS technology, integrating 27Mb eDRAM memory within a 6.48mm2 die area. It achieves 27.2 TOP/W peak energy efficiency and outstanding performance in advanced models (ResNet, BERT, GPT2).

## 8:25 AM

**C20.2** A PVT Robust Signed 8-Bit Analog Compute-In-Memory Accelerator with Integrated Activation Functions for AI Applications, Hechen Wang<sup>1</sup>, Renzhi Liu<sup>1</sup>, Richard Dorrance<sup>1</sup>, Deepak Dasalukunte<sup>2</sup>, Niranjan Gowda<sup>1</sup>, Brent Carlton<sup>1</sup>Intel Labs, <sup>2</sup>Intel

The frequent data conversion in analog CiM reduces the benefits obtained by analog computing. This paper proposes a signed 8b MAC with hybrid differential capacitor ladders. Then a sparsity-aware DAC and an embedded SAR-ADC are introduced to lower the data conversion overhead. Finally, two activation functions (AFs) are included to further improve efficiency: 1) ReLU is realized by SAR-ADC LSB skipping; 2) tanh is built with analog buffers to bypass data converters.

#### 8:50 AM

**C20.3** A 22nm Nonvolatile Al-Edge Processor with 21.4TFLOPS/W using 47.25Mb Lossless-Compressed-Computing STT-MRAM Near-Memory-Compute Macro, De-Qi You<sup>1</sup>, Win-San Khwa<sup>2</sup>, Jui-Jen Wu<sup>2</sup>, Chuan-Jia Chang<sup>1</sup>, Guan-Yi Lin<sup>1</sup>, Po-Jung Chen<sup>1</sup>, Ting-Chien Chiu<sup>1</sup>, Fang-Yi Chen<sup>1</sup>, Andrew Lee<sup>1</sup>, Yu-Cheng Hung<sup>1</sup>, Chung-Chuan Lo<sup>1</sup>, Ren-Shuo Liu<sup>1</sup>, Chih-Cheng Hsieh<sup>1</sup>, Kea-Tiong Tang<sup>1</sup>, Yu-Der Chih<sup>2</sup>, Tsung-Yung Chang<sup>2</sup>, Meng-Fan Chang<sup>2</sup> National Tsing Hua University, <sup>2</sup>TSMC

Battery-powered AI-edge processors require short wakeup-to-response latency ( $T_{WR}$ ) and high energy efficiency (EF) for accurate real-time inference. This necessitates high-capacity nvCIM macros to store floating-point (FP) neural network (NN) data (e.g., BF16) and perform MAC operations with short latency ( $T_{CD}$ ) and high EF. This paper presents an STT-MRAM nvCIM macro with lossless compression computation, a near-far aware readout scheme, and system-level CIM-friendly hybrid weight mapping. The proposed 22nm nonvolatile processor (nvProcessor) with 47.25-Mb STT-MRAM nvCIM achieved high EF (21.4TFLOPS/W), short  $T_{WR}$  (428.58 $\mu$ s), and high macro-level EF (27.6TFLOPS/W).

## 9:15 AM

C20.4 A  $\Delta$  Based Spike Sorting SoC with End-to-End Implementation of Event-Driven Binary Autoencoder Neural Network in Analog CIM Achieving 94.54% Accuracy and 3.11 $\mu$ W/Ch, Edward Jongyoon Choi\*¹, Vincent Lukito\*¹, Injun Choi¹, Seoyoung Lee¹, Ik-Joon Chang², Sohmyung Ha³ Minkyu Je¹ ¹Korea Advanced Institute of Science and Technology, ²Kyung Hee University, ³New York University This work presents a  $\Delta$ -based spike sorting SoC with 3 main key features. 1) Incorporate the first CIM implementation in spike sorting using an autoencoder neural network feature extraction to increase clustering accuracy but with low power and latency. 2) Utilize  $\Delta$ -spikes to suppress the low-frequency noise of neural signals avoiding false detection and increase overall system accuracy. 3) Reduce digital data transmission rate by relocating the spike detection and feature extraction to the analog domain using analog  $\Delta$  detection and analog CIM. The proposed system achieves the highest measured on-chip spike sorting classification accuracy of 94.54% and reduced digital data transmission rate by 48.8× on average compare to prior spike sorting systems.

"The CHIPS Program and you: An R&D update for the VLSI Symposia", Greg Yeric, Director of Research, CHIPS National Semiconductor Technology Center Program, US Department of Commerce

The U.S. CHIPS and Science act allocated \$50B for the advancement of semiconductor technology, which includes manufacturing incentives, R&D programs, and workforce development. Initial announcements have primarily involved the \$39B directed toward manufacturing incentives. But now, just in time for the VLSI Symposia, R&D programs that align with the Symposia's membership are rolling out: the National Advanced Packaging Manufacturing Program (NAPMP) and the National Semiconductor Technology Center (NSTC), related workforce development initiatives, and additional programs. Dr. Yeric will describe the organization, strategy, and vision of the CHIPS R&D programs and discuss how the Symposia membership, including non-U.S. entities, can expect to participate as these R&D programs fully ramp up.

## **Session C21: Power Converters**

8:00 AM, Honolulu 3

Co-Chairs: Zeynep Toprak Deniz, IBM

Kouichi Kanda, Fujitsu Research

#### 8:00 AM

C21.1 A 96.4%-Efficiency Single-Duty-Cycled Buck-Boost Converter Achieving 1.9mV Ripple and 2.1mV Mode-Change Fluctuation for Mobile OLED Displays, Jae-Hyun Kim¹, Yousung Park¹, Doyoung Kwon¹, Dong-Kyu Kim², Sung-Chun Park², Yongjae Lee², Jung-Bong Lee², Hyun-Sik Kim¹¹KAIST, ²Samsung Display This paper presents a single-duty-cycled buck-boost (SDC-BB) DC-DC converter for powering mobile OLEDs. Its features include a low output ripple and the ability to seamlessly cover all conversion ratios using a single duty-cycle (*D*), effectively suppressing output fluctuations during transitions between boost and buck modes. In its implementation, the flying capacitor is reused for the gate drives, thereby eliminating bootstrap overhead, and an adaptive ramp generator is incorporated to enhance immunity to TDMA noise. The chip fabricated in 0.18µm achieves output ripples of ≤1.9mV and a peak efficiency of 96.4%. It maintains output fluctuations within 2.1mV during transitions between buck and boost modes, ensuring flicker-free displays.

## 8:25 AM

C21.2 A 1.8V-Input 0.2-to-1.5V-Output 2.5A 930mA/mm³ Always-Balanced Dual-Path Hybrid Buck Converter with Seamlessly All-VCR-Coverable Tri-Mode Operation, Dae-Hyeon Kim¹, Jeong-Hyun Cho¹, Hyunki Han¹, Hyun-Sik Kim¹¹KAIST

This paper presents an always-balanced dual-path hybrid buck converter capable of covering all conversion ratios with high efficiency. The proposed tri-mode operations ensure seamless, defect-free dynamic voltage scaling (DVS). Fabricated in 180nm, the chip outputs voltages ranging from 0.2 to 1.5V with a 1.8V input. It achieves a peak efficiency of 94.2%, even with compact-volume LC parts. Its current density was measured to be 930mA/mm³ at 2.5A load current.

### 8:50 AM

**C21.3** A 5.4V-Vin, 9.3A/mm² 10MHz Buck IVR Chiplet in 55nm BCD Featuring Self-Timed Bootstrap and Same-Cycle ZVS Control, Harish Kumar Krishnamurthy¹, Sally Amin¹, Huong Do¹, Claudio Alvarez¹, Michael J Hill¹, Kaladhar Radhakrishnan¹, Vivek De¹, Sheldon Weng¹, Krishnan Ravichandran¹, Jim Tschanz¹, Wilfred Gomes¹, Jonathan Douglas¹¹Intel Corporation

This paper presents a  $5.4V-V_{in}$ ,  $0.6-1.8V~V_{out}$ , 10MHz~LDMOS-based buck IVR chiplet implemented in a 55nm~BCD process featuring a self-timed bootstrap technique and same-cycle all-digital ZVS control to achieve  $9.3A/mm^2$  current density and 93.6% peak conversion efficiency, while meeting all reliability constraints. The IVR chip supports a maximum load current of 80A and occupies  $8.6mm^2$  die area.

#### 9:15 AM

C21.4 730-790mA/mm<sup>2</sup> 48V-to-1V Integrated Hybrid DC-DC Converters based on a Star-Delta Switching Network with 5x/8x Duty Expansion, Chen Kong Teh<sup>1</sup>, Te Bi<sup>1</sup>, Shuichi Ito<sup>1</sup>, Takashi Kurihara<sup>1</sup> Toshiba Electronic Devices & Storage Corporation

We present two 48V-to-1V non-isolated dc-dc converters with up to 790mA/mm<sup>2</sup> current density and 88% peak efficiency, realized by a star-delta topology providing 5x and 8x duty expansion with only 3 and 4 Cfly, respectively.

## Session T11: Advanced CMOS Devices and Technology-2

9:55 AM, Tapa 1

Co-Chairs: Yue Liang, nVidia

Kazuyuki Tomida, Rapidus Corp.

### 9:55 AM

**T11.1** V<sub>t</sub> Fine-Tuning in Multi-V<sub>t</sub> Gate-All-Around Nanosheet nFETs using Rare-Earth Oxide-based Dipole-First Gate Stack Compatible with CFET Integration, Hiroaki Arimura<sup>1</sup>, Hans Mertens<sup>1</sup>, Jacopo Franco<sup>1</sup>, Leo Lukose<sup>1</sup>, Waleed Maqsood<sup>1</sup>, Stephan Brus<sup>1</sup>, Thomas Chiarella<sup>1</sup>, Andrea Impagnatiello<sup>1</sup>, Suvidyakumar Homkar<sup>2</sup>, Vivek Koladi Mootheri<sup>2</sup>, Chunhai Yin<sup>2</sup>, Giuseppe Alessio Verni<sup>2</sup>, Michael Givens<sup>2</sup>, Lucas Petersen Barbosa Lima<sup>1</sup>, Serge Biesemans<sup>1</sup>, Naoto Horiguchi<sup>1</sup>imec, <sup>2</sup>ASM

This work demonstrates a dipole-induced  $V_t$  fine-tuning on scaled Gate-All-Around (GAA) nanosheet (NS) nFETs (48 nm CPP, 16 nm  $L_g$ ). Thanks to a novel Rare-Earth-Oxide (REO) as a moderate n-type dipole former, ~50 mV-step  $V_t$  modulation is demonstrated even in a drive-in-free dipole-first integration scheme.  $V_t$  shift-dependent slight mobility degradation is seen on long-channel planar RMG nFETs, however, improved  $D_{it}$  and PBTI max.  $V_{ov}$  confirmed the high-quality gate stack. On the scaled NS nFETs, REO dipole-first demonstrates a gradual  $V_t$  modulation with maintained  $V_t$  variability and device performance while outperforming LaO dipole-first and dipole-last multi- $V_t$  options.

## 10:20 AM

**T11.2** Replacement Metal Gate Process Extendible Beyond 2 nm Node with Superior Gate Conductivity, Naomi Yoshida<sup>1</sup>, Ilanit Fisher<sup>1</sup>, He Ren<sup>1</sup>, Chi-Chou Lin<sup>1</sup>, Chenfei Shen<sup>1</sup>, Yongjing Lin<sup>1</sup>, Yi Xu<sup>1</sup>, Michael S-.C. Chen<sup>1</sup>, Mehul Naik<sup>1</sup>Applied Materials

This paper describes a selective metal cap process on replacement-metal-gate (RMG) for gate scaling with high conductivity. Thin highly conductive metal cap on top of RMG is an effective way to maintain high gate conductivity with extremely scaled gate trench. The technology is extendible to 2 nm node GAA-FET and beyond.

### 10:45 AM

**T11.3** Breakthrough processes for Si CMOS devices with BEOL compatibility for 3D sequential integrated More than Moore analog applications, Daphnée Bosch<sup>1</sup>, Abygael Viey<sup>1</sup>, Tadeu MOTA FRUCTUOSO<sup>1</sup>, Pierre LHERITIER<sup>1</sup>, Christophe LICITRA<sup>1</sup>, Nada Zerhouni ABDOU<sup>1</sup>, Antoine ALBOUY<sup>1</sup>, Laurent BRUNET<sup>1</sup>, Alexandre MAGALHAES-LUCAS<sup>1</sup>, Lucas MOTA BARBOSA DA SILVA<sup>2</sup>, Hervé BOUTRY<sup>1</sup>, Mohamed Husien Fahmy Taha Abdelrahman<sup>1,3</sup>, Fuccio CRISTIANO<sup>3</sup>, Remy GASSILLOUD<sup>1</sup>, Michael RIBOTTA<sup>1</sup>, Giovanni

ROMANO¹, William VANDENDAELE¹, veronique BENEVENT¹, Mathieu OPPRECHT¹, Sebastien KERDILES¹, Frederic MILESI¹, Frederic MAZEN¹, Benoit SKLENARD¹, Catherine EUVRAT-COLNAT¹, Julien STURM¹, Amelie LAMBERT¹, cecile CANDEGABE¹, Lucie LARAIGNOU¹, Francois BOULARD¹, Aurelien SARRAZIN¹, Michelly DE SOUZA², Christoforos THEODOROU⁴, Xavier GARROS¹, Perrine BATUDE¹¹Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France, ²FEI, São Bernardo do Campo, Brazil, ³LAAS, CNRS and University Toulouse, France, ⁴Univ. Grenoble Alpes, Univ. Savoie Mont Blanc, CNRS, Grenoble INP, CROMA, Grenoble

This work unlocks Low Temperature (LT) technological showstoppers in view of versatile analog high voltage (>2.5V) BEOL (400°C) devices. We demonstrated Silicon (Si) devices with CMOS-compatible poly gate thanks to ns laser annealing (NLA) in melt regime and junction dopants activation without diffusion at 400°C to preserve the engineered junction profile. HPD<sub>2</sub> final anneal cures LT gate stack, achieving performances in line with planar analog CMOS technology:  $D_{it}$  <1e11 cm<sup>2</sup>.eV<sup>-1</sup>,  $N_t$  <1e17 eV<sup>-1</sup>.cm<sup>-3</sup>  $\mu_{DMOS}$  >100cm<sup>2</sup>.V<sup>-1</sup>.s<sup>-1</sup>  $\mu_{DMOS}$  >300cm<sup>2</sup>.V<sup>-1</sup>.s<sup>-1</sup>.

#### 11:10 AM

T11.4 First Experimental Demonstration of Self-aligned Flip FET (FFET): a Breakthrough Stacked Transistor Technology with 2.5T Design, Dual-side Active and Interconnects, Haoran Lu<sup>1</sup>, Yandong Ge<sup>1</sup>, Xun Jiang<sup>1</sup>, Jiacheng Sun<sup>1</sup>, Wanyue Peng<sup>1</sup>, Rui Guo<sup>1</sup>, Ming Li<sup>1</sup>, Yibo Lin<sup>1</sup>, Runsheng Wang<sup>1</sup>, Heng Wu\*<sup>1</sup>, Ru Huang<sup>1</sup> School of Integrated Circuits, Peking University, Beijing, China

For the first time, the Flip FET (FFET), a novel stacked transistor technology with self-aligned active and interconnects on both sides of wafer, is proposed and experimentally demonstrated. Two layers of transistors are formed on the same active and back-to-back stacked, featuring a much more manufacturing-friendly process flow. Standard cell libraries with minimum 2.5T design are established. FFET has better design flexibility with no restriction on N/P polarity for each transistor layer, enabling a bipolar SRAM with at least 35.9% over FinFET SRAM. Based on fins, FFET outperforms CFET with 21.5% higher frequency at iso-power and 45.0% lower power at iso-frequency. For nanosheet-based ones, FFET shows extra benefits over CFET with larger nanosheet width, with 14.5% higher frequency at iso-power. New concepts of dual-side interconnects are introduced and the P&R result of a RISCV32I core further validates the superiority of FFET with more than 31.3% area reduction compared with CFET.

## 11:35 AM

T11.5 3DIC with Stacked FinFET, Inter-level Metal, and Field-Size (25x33mm²) Single-Crystalline Si on SiO<sub>2</sub> by Elevated-Epi, Bo-Jheng Shih<sup>1,2</sup>, Yu-Ming Pan<sup>1</sup>, Hao-Tung Chung<sup>1</sup>, Chieh-Ling Lee<sup>1</sup>, I-Chun Hsieh<sup>1</sup>, Nein-Chih Lin<sup>2</sup>, Chih-Chao Yang<sup>2</sup>, Po-Tsang Huang<sup>1</sup>, Hung-Ming Chen<sup>1</sup>, Chiao-Yen Wang<sup>1</sup>, Huan-Yu Chiu<sup>1</sup>, Huang-Chung Cheng<sup>1</sup>, Chang-Hong Shen<sup>2</sup>, Wen-Fa Wu<sup>2</sup>, Tuo-Hung Hou<sup>2</sup>, Kuan-Neng Chen<sup>1</sup>, Chenming Hu<sup>1,3</sup> National Yang Ming Chiao Tung University, <sup>2</sup>Taiwan Semiconductor Research Institute, <sup>3</sup>Department of Electrical and Computer Science, University of California, Berkeley

The Elevated Epi technique is presented for the fabrication of single-crystal (100) silicon of wafer field size (25mmx33mm) for monolithic three-dimensional integrated circuits (3DICs). Elevated Epi uses a low substrate temperature, pulse laser technique to fabricate single-crystal Si on dielectric. We also demonstrate 3D inverters, with an inter-layer metal M0 positioned between two layers of FinFETs. A hybrid-3D cell library is presented for improving performance, power, and area of 3DICs.

## Session T12: Oxide Channel FET for Logic and Memory Applications-2 9:55 AM, Tapa 2

Co-Chairs: Vamsi Paruchuri, ASM

Hiroshi Morioka, Socionext Inc.

#### 9:55 AM

**T12.1** Overcoming Performance Limitation of IGZO FET by iCVD Fluorine Doping, SEUNG HYUN OH<sup>1</sup>, CHANG HYEON LEE<sup>1</sup>, HEE TAE KIM<sup>1</sup>, JEONG IK PARK<sup>1</sup>, MIN JU KIM<sup>2</sup>, SE JUN PARK<sup>3</sup>, SUNG GAP IM<sup>1</sup>, SUNG HAENG CHO<sup>4</sup>, BYUNG JIN CHO<sup>1</sup> KAIST, <sup>2</sup>Dankook University, <sup>3</sup>Samsung Electronics, <sup>4</sup>ETRI

It has been reported that fluorine (F) doping using initiated chemical vapor deposition (iCVD) doping technique can significantly improve electrical performance and reliability of IGZO channel FET. This new process can overcome the trade-off relationship between  $\mu_{FE}$  and threshold voltage ( $V_{TH}$ ), as IGZO FET with iCVD doping provides 2.5 times higher mobility than that without doping, yet maintains enhancement-mode ( $V_{TH}$ >0) operation. iCVD doping can achieve uniform distribution of F across the entire IGZO channel thickness, thereby successfully passivating interfaces, achieving excellent stability under electrical and illumination stresses.

#### 10:20 AM

**T12.2** Ge-doped In<sub>2</sub>O<sub>3</sub>: First Demonstration of Utilizing Ge as Oxygen Vacancy Consumer to Break the Mobility/Reliability Tradeoff for High Performance Oxide TFTs, Jiayi Wang<sup>1,2</sup>, Ziheng Bai<sup>2</sup>, Kuo Zhang<sup>1,3</sup>, Zhicheng Wu<sup>2</sup>, Di Geng<sup>2</sup>, Yang Xu<sup>1,2</sup>, Nannan You<sup>1,2</sup>, Yuxuan Li<sup>1,3</sup>, Guanhua Yang<sup>2</sup>, Ling Li<sup>2,3</sup>, Shengkai Wang<sup>1,3</sup>, Ming Liu<sup>2 1</sup>High-Frequency High-Voltage Device and Integrated Circuits R&D Center, Institute of Microelectronics, Chinese Academy of Sciences, <sup>2</sup>State Key Lab of Fabrication Technologies for Integrated Circuits, Institute of Microelectronics, Chinese Academy of Sciences, <sup>3</sup>University of Chinese Academy of Sciences

For the first time, we demonstrated high-performance Ge-doped  $In_2O_3$  (IGeO) thin film transistors (TFTs). Through comprehensive understanding of Ge-induced oxygen vacancy (V<sub>0</sub>) consumption and crystallization mechanisms, the V<sub>0</sub> generation is actively suppressed while increased the crystallinity. The proposed IGeO TFT with fractional Ge doping (atomic concentration ~0.4% by SIMS) presents an enhanced reliability ( $\Delta V_{th} = 10 \text{ m V}$ , +4 V for 3600 s) with high mobility ( $\mu_{FE} = 62.7 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ), which makes it a promising way to overcome the mobility/reliability tradeoff in  $In_2O_3$ -based TFTs.

## 10:45 AM

T12.3 First Demonstration of Monolithic Three-dimensional Integration of Ultra-high Density Hybrid IGZO/Si SRAM and IGZO 2TOC DRAM Achieving Record-low Latency (<10ns), Record-low Energy (<10fJ) of Data Transfer and Ultra-long data retention (>5000s), Menggan Liu<sup>1,2</sup>, Zhi Li<sup>1,2</sup>, Wendong Lu<sup>1,2</sup>, Kaifei Chen<sup>1,2</sup>, Jiebin Niu<sup>1,2</sup>, Fuxi Liao<sup>1,2</sup>, Zijing Wu<sup>1,2</sup>, Congyan Lu<sup>1</sup>, Weizeng Li<sup>1</sup>, Di Geng<sup>1</sup>, Nianduan Lu<sup>1</sup>, Chunmeng Dou<sup>1</sup>, Guanhua Yang<sup>1</sup>, Ling Li<sup>1</sup>, Ming Liu<sup>1</sup> Laboratory of Microelectronic Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences (CAS), <sup>2</sup>University of Chinese Academy of Sciences

This work firstly demonstrates a monolithic 3D architecture with ultra-high density IGZO/Si SRAM and IGZO 2TOC DRAM (M3D-SD) integrated in 3-tiers. By incorporating ultra-low leakage IGZO transistor in tier 2 as pass gate and BEOL integration on Si-CMOS cross-coupled inverters (Tier 1), a hybrid IGZO/Si SRAM is demonstrated with ultra-high density of 4T footprint and 51% reduced static power. In addition, IGZO 2TOC DRAM is integrated in tier 3, which achieves SRAM-DRAM data transfer with record-low latency (<10ns) and energy (2.26fJ). The M3D-SD (with a minimum VDD of 0.35V) can successfully store the data to IGZO 2TOC DRAM and restore to the hybrid IGZO/Si SRAM after 5000s power off. This work provides a novel M3D platform to boost the memory hierarchy performance.

## 11:10 AM

**T12.4** A Dual-Gate Vertical Channel IGZO Transistor for BEOL Stackable 3D Parallel Integration for Memory and Computing Applications, Ziyi Liu<sup>1</sup>, Yiwei Du<sup>1</sup>, Renrong Liang<sup>1</sup>, Zhigang Zhang<sup>1</sup>, Liyang Pan<sup>1</sup>, Jianshi Tang<sup>1</sup>, Bin Gao<sup>1</sup>, Qi Hu<sup>2</sup>, Jun Xu<sup>1</sup>, He Qian<sup>1</sup>, Huaqiang Wu<sup>1</sup>, Yuegang Zhang<sup>3,4</sup> <sup>1</sup>School of

Integrated Circuits, ICFC, BNRist, Tsinghua University, Beijing, China., <sup>2</sup>Beijing Superstring Academy of Memory Technology, Beijing, China, <sup>3</sup>State Key Laboratory of Low Dimensional Quantum Physics and Department of Physics, Tsinghua University, Beijing, China., <sup>4</sup>Frontier Science Center for Quantum Information, Beijing, China.

In this work, we demonstrate a stackable vertical single/dual-gate(SG/DG) C-shaped-channel field-effect transistor (VCCFET) based on atomic layer deposition (ALD) In-Ga-Zn-O thin film. with an lon/loff ratio over1.4×10<sup>11</sup> and an on current of 21  $\mu$ A/ $\mu$ m. And we firstly fabricate vertical dual-gate IGZO transistors, featuring Gate-All-Around Lateral Gate(LG) and Channel-All-Around Vertical Gate(VG). The dual gates can be biased simultaneously to enhance gate control ability, Or bias independently to random access and linearly adjustment threshold voltage(Vth). This makes the transistor broadly applicable of memory and computing. Also, this device has future prospect for BEOL(≤300°C) parallel 3D integration, where different layers of transistors can be formed concurrently with independent source/drain contacts. And the one-step channel formation approach, akin to 3DNAND, reduces lithography costs and eliminates device performance degradation induced by sequential integration. Keywords: Atomic layer deposition, IGZO, dual-gate, vertical channel, monolithic 3D integration.

#### 11:35 AM

**T12.5** Bit-cost-scalable 3D DRAM Architecture and Unit Cell First Demonstrated with Integrated Gate-around and Channel-around IGZO FETs, Feng-Min Lee<sup>1</sup>, Po-Hao Tseng<sup>1</sup>, Yu-Yu Lin<sup>1</sup>, Yu-Hsuan Lin<sup>1</sup>, Wei-Lung Weng<sup>1</sup>, Nei-Chih Lin<sup>2</sup>, Po-Jung Sung<sup>2</sup>, Chien-Ting Wu<sup>2</sup>, Chih-Chao Yang<sup>2</sup>, Wen-Fa Wu<sup>2</sup>, Chang-Hong Shen<sup>2</sup>, Tuo-Hung Hou<sup>2</sup>, Ming-Hsiu Lee<sup>1</sup>, Kuang-Yeu Hsieh<sup>1</sup>, Keh-Chung Wang<sup>1</sup>, Chih-Yuan Lu<sup>1</sup> Macronix International Co., Ltd., <sup>2</sup>Taiwan Semiconductor Research Inst.

Novel 3D DRAM architectures with 2TOC IGZO gain cell and bit-cost-scalable 3D array are proposed and demonstrated for the first time. The unit cell is composed of one gate-around (GA) FET and one channel-around (CA) FET to form 2TOC DRAM device, where the GA FET and CA FET serve as the write transistor and the read transistor, respectively. To verify 3D stacking architecture, we demonstrate the GA IGZO FET by top metal gate with IGZO channel structure, and the CA IGZO FET by bottom IGZO gate with IGZO channel. The integrated 3D DRAM memory cell shows excellent device characteristics with >180 second data retention time and endures >1000 second DC stress on the write and read transistors w/o memory window closure. The proposed BEoL 2TOC DRAM cell features small footprint, bit-cost scalable 3D array, fast write/read, and good reliability, which is promising for future high density DRAM applications.

## Session JFS6: Memory-Centric Computing for LLM 9:55 AM, Tapa 3

Co-Chairs: Hsinyu Tsai, IBM

Kyomin Sohn, Samsung Electronics Co., Ltd.

## 9:55 AM

JFS6.1 State-Independent Low Resistance Drift SiSbTe Phase Change Memory for Analog In-Memory Computing Applications (Invited), HUAI-YU CHENG<sup>1</sup>, Zhi-Lun Liu<sup>1</sup>, Amlan Majumdar<sup>2</sup>, Alexander Grun<sup>1</sup>, Asit Ray<sup>2</sup>, Jeff Su<sup>1</sup>, Malte J. Rasch<sup>2</sup>, Fabio Carta<sup>2</sup>, Lynne Gignac<sup>2</sup>, Christian Lavoie<sup>2</sup>, Cheng-Wei Cheng<sup>2</sup>, Matt BrightSky<sup>2</sup>, Hsiang-Lan Lung<sup>1 1</sup>Macronix International Co., Ltd., <sup>2</sup>IBM T. J. Watson Research Center We developed a phase-change memory (PCM), with SiSbTe material, that showed state-independent resistance drift (v~0.04) at 65 °C over the entire analog conductance range. We evaluated this PCM for In Memory Compute (IMC) applications simulating the performance of BERT model with the IBM Analog Hardware Acceleration Kit (AIHWKit). Drift and data retention are dependent on the amount of A-type dopant into SiSbTe materials. Finding a trade-off between the two is important to deliver a balanced

material that can tackle IMC workload without losing in performance. The fabricated SiSbTe PCM devices maintain the BERT accuracy (<2% loss) for more than 7 days at 65 °C and pass the data retention at 85 °C/48hrs demonstrating a great balance between the two metrics.

#### 10:20 AM

JFS6.2 Cost-effective LLM Accelerator Using Processing in Memory Technology (Invited), hyungdeok Lee<sup>1</sup>, guhyun kim<sup>1</sup>, dayeon yun<sup>1</sup>, ilkon kim<sup>1</sup>, yongkee kwon<sup>1</sup>, Euicheol Lim<sup>11</sup>SK Hynix

Large language model (LLM)-based services continue to improve their performance requires the system with both large memory capacity and high memory bandwidth. For the GPT-3 175 billion model to operate at a minimum, it requires 800GB of storage. In addition, from frequent memory access and limited data reuse also affects memory bandwidth. More powerful memory performance requirements, however, comes with significant costs increase. The expenses associated with operating the necessary equipment and services to handle these memory and bandwidth requirements are considerable.

SK hynix aims to solve this issue by introducing a Processing in memory (PIM) device and PIM based accelerator called AiM and AiMX, respectively. By exploiting true bank-level parallelism, AiM and AiMX is expected to enhance the performance of LLM-based services as a core component of disaggregated system and multi-head attention acceleration. Additionally, AiM also has a potential in on-device AI, in direction of both performance and energy consumption with low batch size and reducing off-chip data movement.

#### 10:45 AM

JFS6.3 An Ultra-low Voltage Auger-Recombination Enhanced Hot Hole Injection Scheme in Implementing a 3 Bits per Cell e-DRAM CIM Macro for Inference Accelerator, T. C. Kao<sup>1</sup>, M. J. Huang<sup>1</sup>, Y. R. Liu<sup>1</sup>, Y. K. Wang<sup>1</sup>, J. C. Guo<sup>1</sup>, Steve Chung<sup>1</sup> National Yang Ming Chiao Tung University This work proposed a 3 bits per cell e-DRAM Compute-In-Memory (CIM) macro. The programming mechanism is based on Auger-recombination enhanced hot hole injection (AREHHI). Unlike conventional SRAM and DRAM architectures, it was designed on the high-performance Logic FinFET platform without an extra mask. The unit cell was based on three identical transistors, two serving as 1T1C DRAM and the other as computing component. Taking advantage of high linearity and low variability, a 2kb CIM Macro with untra-small cell size (0.192  $\mu$ m<sup>2</sup>) demonstrated high-speed operation (110MHz), significantly lower programming voltage (0.8V-1.4V), and high endurance, supporting multi-bit operation. Furthermore, we successfully employed AI inference algorithms to validate the CIM architecture, achieving a test accuracy of 90.07% and an energy efficiency of 56.9 TOPS/W. Overall, this CIM architecture provides an ideal and reliable solution for AI inference in IoT applications.

#### 11:10 AM

JFS6.4 A 41.7TOPS/W@INT8 Computing-in-Memory Processor with Zig-Zag Backbone-Systolic CIM and Block/Self-Gating CAM for NN/Recommendation Applications, Zhuoyu Dai<sup>1</sup>, Shengzhe Yan<sup>1</sup>, Zhaori Cong<sup>1</sup>, Zeyu Guo<sup>1</sup>, Yifan He<sup>2</sup>, Wenyu Sun<sup>2</sup>, Chunmeng Dou<sup>1</sup>, Feng Zhang<sup>1</sup>, Jinshan Yue<sup>1</sup>, Yongpan Liu<sup>2</sup>, Ming Liu<sup>11</sup>Institute of Microelectronics of the Chinese Academy of Sciences, <sup>2</sup>Tsinghua University This work presents an energy-efficient CIM-CAM processor for both neural network (NN) and recommendation system (RecSys) applications. The main contributions include: 1) A reconfigurable Zig-Zag memory access architecture for diverse convolution/MVM to minimize SRAM access; 2) A backbone-systolic CIM array towards a higher system/macro efficiency ratio; 3) A distribution-aware block/self-gating (DABG) CAM to reduce both off-chip access and on-chip search power for the memory-dominate embedding layer. The fabricated 28nm chip demonstrates 37.9-81.5TOPS/W system energy efficiency for

NN and 12.3-56.1nJ/request for RecSys. This work achieves 2.4×/3.6× energy/area efficiency for NN and 370× energy reduction for RecSys compared with the state-of-the-art.

#### 11:35 AM

JFS6.5 Monolithic 3D Integration of Analog RRAM-based Fully Weight Stationary and Novel CFET 2TOC-based Partially Weight Stationary for Accelerating Transformer, H. Yang<sup>1</sup>, Y. Li<sup>1</sup>, J. Tang<sup>1</sup>, R. An<sup>1</sup>, Y. Zhang<sup>1</sup>, L. Gao<sup>2</sup>, N. Gao<sup>2</sup>, H. Xu<sup>2,3</sup>, Y. Du<sup>1</sup>, Z. Liu<sup>1</sup>, X. Ma<sup>4</sup>, G. Wang<sup>4</sup>, C. Zhao<sup>4</sup>, J. Xiang<sup>4</sup>, J. Zhao<sup>5</sup>, W. Bu<sup>6</sup>, K. Zheng<sup>6</sup>, J. Kang<sup>6</sup>, B. Gao<sup>1</sup>, H. Qian<sup>1</sup>, H. Wu<sup>1</sup> School of Integrated Circuits, Tsinghua University, <sup>2</sup>BICIC, Beijing, China, <sup>3</sup>ICTFE, PKU, Taiyuan, China, <sup>4</sup>SAMT, Beijing, China, <sup>5</sup>DPI, Tsinghua University, <sup>6</sup>STIC, Beijing, China To accelerate transformer with the crucial operation of linear projection and matrix multiplication, we present the M3D-SFP chip, a monolithic **3D** integration of **S**i-CMOS logic with an analog resistive random-access memory (RRAM)-based fully weight stationary (FWS) for linear projections with a weight matrix fixed to capitalize on its highly efficient matrix-vector multiplication (MVM), complementary FET (CFET) 2TOC-based partially weight stationary (PWS) for data buffer and attention mechanisms with dynamic matrixes to utilize its easy writing. The novel CFET 2TOC is designed to output a digital voltage, instead of current, enabling CMOS logic compatibility for CIM, without increasing area due to the stacked nature of CFET N/P. Futhermore, the functional integrity of the M3D-SFP chip is corroborated by electrical tests with fabricated 128 k-bit RRAM array and CFET 2TOC macro with 164 transistors, while performance benchmark reveals a 12.9× speed-up over its 2D counterparts.

## Session C22: Wireline Circuits II 9:55 AM, Honolulu 1

Co-Chairs: Trevor Caldwell, Alphawave Semi

Hisakatsu Yamaguchi, Fujitsu Ltd.

## 9:55 AM

**C22.1** A 256Gbps Microring-based WDM Transceiver with Error-free Wide Temperature Operation for Co-packaged Optical I/O Chiplets, Pavan Bhargava<sup>1</sup>, Daniel Jeong<sup>1</sup>, Eric Jan<sup>1</sup>, Derek Van Orden<sup>1</sup>, Derek Kita<sup>1</sup>, Hayk Gevorgyan<sup>1</sup>, Sidney Buchbinder<sup>1</sup>, Anatoly Khilo<sup>1</sup>, Woorham Bae<sup>1</sup>, Sung-Jin Kim<sup>1</sup>, John Fini<sup>1</sup>, Norman Chan<sup>1</sup>, Chen Sun<sup>1</sup>Ayar Labs

We present a 256Gbps WDM transceiver macro for use in co-packaged AI scale-out interconnects. The macro adopts a  $8\lambda \times 32$ Gbps configuration to achieve 256Gbps per fiber. The transceiver macro operates error-free across a dynamic temperature ramp of 50-110°C, has >4dB optical link margin with 4dBm/ $\lambda$  input laser power, and consumes 3.45pJ/b (TX+RX). All transmit, receive, thermal control, and optical components are monolithically integrated in a 45nm SOI process. An optical I/O chiplet with 8 WDM transceiver macros achieves <1e-15 BER without FEC across 90 hours of operation in a 4Tbps duplex link configuration.

## 10:20 AM

**C22.2** A 48-Gb/s Half-Rate PAM4 Optical Receiver with 0.27-pJ/bit TIA Efficiency, 1.28-pJ/bit RX Efficiency, and 0.06-mm<sup>2</sup> area in 28-nm CMOS, Chongyun Zhang<sup>1</sup>, Li Wang<sup>1</sup>, Zilu Liiu<sup>1</sup>, Fuzhan Chen<sup>1,2</sup>, Quan Pan<sup>2</sup>, Xianbo Li<sup>3</sup>, C. Patrick Yue<sup>1</sup> <sup>1</sup>ECE Department, The Hong Kong University of Science and Technology, <sup>2</sup>School of Microelectronics, Southern University of Science and Technology, <sup>3</sup>School of Electronics and Information Technology, Sun Yat-sen University

This work presents a 48 Gb/s PAM4 optical receiver with TIA and sampler integrated. The proposed TIA employs transadmittance transimpedance (TAS-TIS) structure to replace conventional CML-based VGA and post-amplifier, eliminating CTLE and inductive peaking while preserving the linearity and the gain-

bandwidth product for PAM4 operation. The sampler includes a 2-tap FFE and a 2-tap DFE to compensate for ISI of the TIA and to recover data. Timing criteria of DFE loop is achieved up to 30 GBaud by optimizing the clock-to-Q delay of slicers. The RX is implemented in 28 nm CMOS process and wirebonded to a commercial photodiode. Optical measurement results at 48 Gb/s PAM4 show the RX consumes 61.4 mW with -5.1 dBm sensitivity at 2.4e-4 BER, and the TIA only contributes 13.1 mW, resulting in 1.28 pJ/bit (0.27 pJ/bit for TIA only) efficiency.

#### 10:45 AM

C22.3 A 20Gb/s/pin Single-Ended PAM-4 Transceiver with Pre/Post-Channel Switching Jitter Compensation and DQS-Driven Biasing for Low-Power Memory Interfaces, Kyunghwan Min<sup>1</sup>, Jahoon Jin<sup>1</sup>, Soo-Min Lee<sup>1</sup>, Sodam Ju<sup>1</sup>, Jisu Yook<sup>1</sup>, Jihoon Lee<sup>1</sup>, Yunji Hong<sup>1</sup>, Sung-Sik Park<sup>1</sup>, Sang-Ho Kim<sup>1</sup>, Jongwoo Lee<sup>1</sup>, Hyungjong Ko<sup>1</sup>Samsung Electronics

This paper presents a 20Gb/s/pin single-ended PAM-4 transceiver with advanced switching jitter compensation (SWJC) technique. The SWJC operates independently of equalization, hence further improving timing margin from 0.26UI to 0.39UI at a 1e-12 BER. The proposed pre-channel SWJC at a transmitter side minimizes switching jitter (SWJ) of middle eye, modulating the transitions of top and bottom eyes in a beneficial way for SWJC at a receiver side. Ultimately, along with the proposed SWJC technique, the timing margins improved by SWJC at a receiver side are further increased, having overheads only 1.6% in power and 0.22% in area.

## 11:10 AM

C22.4 A 2 X 112 Gb/s 0.34 pJ/b/lane Single-Ended PAM4 Receiver with Multi-Order Crosstalk Cancellation and Signal Reutilization Technique in 28-nm CMOS, Liping Zhong<sup>1,2</sup>, Yangyi Zhang<sup>1</sup>, Xiongshi Luo<sup>1</sup>, Hongzhi Wu<sup>1,2,2</sup>, Xuxu Cheng<sup>1</sup>, Weitao Wu<sup>1</sup>, Zhenghao Li<sup>1</sup>, Quan Pan<sup>1</sup>Southern University of Science and Technology, <sup>2</sup>southern university of science and technology

This paper presents a 2×112 Gb/s single-ended PAM4 receiver (RX) with multi-order crosstalk cancellation and signal reutilization (MO-XTCR) technique in 28-nm CMOS. An Nth-order far-end crosstalk (FEXT) model is proposed to accurately reveal the intricate FEXT behavior. Based on this model, the MO-XTCR technique is proposed to minimize the residual FEXT and boost signal reutilization ability. The proposed RX achieves the horizontal and vertical eye-openings of 53% and 40% for 56 Gb/s NRZ, and 24% and 18% for 112 Gb/s PAM4, respectively. This work achieves the best energy efficiency of 0.34 pJ/b/lane compared with state-of-the-art XTC schemes.

## 11:35 AM

C22.5 A 4.6pJ/b 64Gb/s Transceiver Enabling PCle 6.0 and CXL 3.0 in Intel 3 CMOS Technology, Dong-Myung Choi<sup>1</sup>, Yikui Dong<sup>1,1</sup>, Roan Nicholson<sup>1</sup>, Frank Liu<sup>1</sup>, Wenyan Jia<sup>1</sup>, Vadim Levin<sup>1</sup>, Mike He<sup>1</sup>, Sameer Pradhan<sup>1</sup>, Jieqiong Du<sup>1</sup>, Michael De Vita<sup>1</sup>, Amanda Tran<sup>1</sup>, Reza Navid<sup>1</sup>, Sitaraman Iyer<sup>1</sup>, Rui Song<sup>1</sup> Intel Corporation

A voltage mode transmitter with 4-tap FIR filter and analog-mixed signal receiver employing 16-tap DFE are presented to enable PCI Express (PCIe) 6.0 and Compute Express Link (CXL) 3.0. The transceiver is implemented in Intel 3 CMOS technology and delivers full spec. compliance with 4.6pJ/b power efficiency.

## **Session C23: Neural Recording Interfaces**

9:45 AM, Honolulu 2

Co-Chairs: Phillip Nadeau, Analog Devices

Chun-Huat Heng, National University of Singapore

9:45 AM

**C23.1** SPIRIT: A Seizure Prediction SoC with a 17.2nJ/cls Unsupervised Online-Learning Classifier and Zoom Analog Frontends, Adelson Chua<sup>1</sup>, Aviral Pandey<sup>1</sup>, Ryan Kaveh<sup>1</sup>, Sina Faraji Alamouti<sup>1</sup>, Justin Doong<sup>1</sup>, Rikky Muller<sup>1</sup> University of California, Berkeley

This work presents SPIRIT, an SoC integrating an unsupervised online-learning seizure prediction classifier with eight 14.4 $\mu$ W, 0.057mm², 90.5dB dynamic range, Zoom Analog Frontends. SPIRIT achieves, on average, 97.5%/96.2% sensitivity/specificity, predicting seizures an average of 8.4 minutes before they occur. Its classifier consumes 17.2 $\mu$ W and occupies 0.14mm², the lowest reported for a prediction classifier by >134x in power and >5x in area.

## 10:10 AM

**C23.2** A Highly-Integrated 1536-Channel Quad-Shank Monolithic Neural Probe in 55nm CMOS for Full-Band Raw-Signal Recording, Xiaolin Yang<sup>1</sup>, Joan Aymerich<sup>1</sup>, Philippe Coppejans<sup>1</sup>, Wen-Yang Hsu<sup>1</sup>, Chutham Sawigun<sup>1</sup>, Jose Cisneros-Fernández<sup>1</sup>, Andrea Lodi<sup>1</sup>, Maribel Caceres Rivera<sup>1</sup>, Bernardo Tacca<sup>1</sup>, Matt McDonald<sup>1</sup>, Hasan Mahmud-Ul<sup>1</sup>, Barun Dutta<sup>1</sup>, Jan Putzeys<sup>1</sup>, Carolina Mora Lopez<sup>1</sup> imec

We present a highly integrated neural probe for in vivo recordings, boasting a record of 1536 channels and 5120 TiN electrodes. The probe is optimally engineered with integrated capless LDOs and a low-power LVDS transmitter for energy-efficient data transfer, achieving a high level of integration and minimizing the number of external components. Innovative block-level optimization techniques result in a total area of 0.012mm2/ch, a total power of 19.34 $\mu$ W/ch, and the lowest total power-efficiency factor, while attaining excellent performance uniformity across channels. The probe is fabricated using a fabcompatible 300-mm post-CMOS process and fully validated in saline, demonstrating its ability to record full-band neural signals.

## 10:35 AM

**C23.3** A 79.2dB-SNDR Slope-Adaptive Dynamic Zoom-and-Track Incremental ΔΣ Neural Recording Frontend with Resolution-Preservative 192mV/ms Transient Tracking, Sungjin Oh<sup>1</sup>, Hyunsoo Song<sup>1</sup>, Jose R. L. Ruiz<sup>1</sup>, Wangbo Chen<sup>1</sup>, Sung-Yun Park<sup>1,2</sup>, Michael P. Flynn<sup>1</sup>, Euisik Yoon<sup>11</sup>University of Michigan, <sup>2</sup>Pusan National University

We present an incremental  $\Delta\Sigma$  frontend that can resolve  $\mu V$ -level neural signals superimposed with large (>100mV) and fast (>100mV/ms) interferences without quality degradation. Unlike conventional approaches that stretch conversion range to accept the large input by sacrificing resolution, the proposed work tracks the large transient with constant high-resolution but variable tracking speed adaptive to its input slope. Thus, this frontend acquires neural information without quality loss even when exposed to large and fast artifacts that overwhelm small neural signals. With the proposed high-resolution tracking scheme, this work achieves the highest SNDR (79.2dB) and FoM<sub>SNDR</sub> (165.7dB) among the state-of-the-art frontends using the conventional transient tracking techniques.

## 11:00 AM

**C23.4** A 3072-Channel Neural Readout IC with Multiplexed Two-Step Incremental-SAR Conversion and **Bulk-DAC-Based EDO Compensation in 22nm FDSOI,** Xiaohua Huang<sup>1,2</sup>, Xiaolin Yang<sup>1</sup>, Andrea Lodi<sup>1</sup>, Chris Van Hoof<sup>1,2</sup>, Georges Gielen<sup>1,2</sup>, Carolina Mora Lopez<sup>1</sup>imec, <sup>2</sup>KU Leuven

We introduce a compact neural readout IC (ROIC) for high-resolution, large-scale  $\mu$ ECoG arrays able to capture wideband brain-surface action potentials (APs). It efficiently records from 3072 electrodes via 96 time-multiplexed super-channels. The super-channels feature two-step incremental-SAR (I-SAR) conversion and area-power-efficient bulk-DACs (BDACs) to handle multiplexed inputs and mitigate comparator and electrode DC offsets (EDOs). Fabricated in 22nm FDSOI, this prototype achieves the smallest effective per-channel area to date (0.0004mm2) and consumes 0.44 $\mu$ W, while maintaining a low

full-band (1Hz-7.5kHz) input-referred noise (IRN) of 6.38µVrms. The ability to record multiplexed signals has been successfully demonstrated in saline.

11:25 AM

**C23.5** A 16-Ch CMI-Tolerant Neural AFE with Inherent CM Detection and Shared CM Suppression Achieving 0.006mm²/Ch and 3.1μW/Ch, Joan Aymerich¹, Chutham Sawigun¹, Jose Cisneros-Fernandez¹, Xiaolin Yang¹, Carolina Mora Lopez¹,² limec, ² lmec

This work introduces a multichannel AFE for compact, low-power bidirectional neural interfaces, capable of tolerating common-mode interferences (CMIs) and capturing action potentials (APs) and local-field potentials (LFPs) with a 10kHz bandwidth (BW). By combining noiseless capacitive common-mode (CM) coupling and intrinsic OTA CM detection, our AFE achieves power- and area-efficient CM suppression (CMS) without input impedance (Zin) nor noise degradations. Our design allows sharing a single CMS loop across multiple channels, significantly reducing the total area and power. The fabricated proof-of-concept 16-ch AFE prototype tolerates  $400 \text{mV}_{pp}$  CMIs, consumes  $3.1 \mu \text{W/ch}$ , and occupies  $0.006 \text{mm}^2/\text{ch}$ , thus achieving the best CMI-tolerance vs. area tradeoff. The CMS capability has been fully demonstrated in saline.

## **Session C24: High-Speed Data Converters**

9:55 AM, Honolulu 3

Co-Chairs: Namik Kocaman, Broadcom

Hyunui Lee, Micron Technology

9:55 AM

**C24.1** A 12-bit 16GS/s Single-channel RF-DAC with Hybrid Segmentation for Digital Back-off and Codedependent Free Switch Driver achieving -85dBc IMD3 in 5nm FinFET, Byeongwoo Koo<sup>1</sup>, Sunghan Do<sup>1</sup>, Sangkyu Lee<sup>1</sup>, Sangpil Nam<sup>1</sup>, Heewook Shin<sup>1</sup>, Saemin Im<sup>1</sup>, Hyochul Shin<sup>1</sup>, Sungno Lee<sup>1</sup>, Junsang Park<sup>1</sup>, Jungho Lee<sup>1</sup>, Youngjae Cho<sup>1</sup>, Michael Choi<sup>1</sup>, Jongshin Shin<sup>1</sup> Samsung Electronics

This work presents a single-channel 12-bit 16GS/s RF current steering DAC in a 5nm FinFET process. To achieve high dynamic performance without noise degradation, hybrid segmentation architecture is implemented with 0.0046mm2 small area. A novel pre-discharge switch drivers remove data dependency of switching without dynamic element matching (DEM) technique. The prototype DAC shows -85dBc IMD3 and -163dBFS/Hz noise spectral density. The power dissipation is 486mW at 16GS/s sampling with 7.1GHz output frequency.

### 10:20 AM

**C24.2** A 16GS/s 10b Time-domain ADC using Pipelined-SAR TDC with Delay Variability Compensation and Background Calibration Achieving 153.8dB FoM in 4nm CMOS, Juzheng Liu<sup>1</sup>, Ayman Shabra<sup>2</sup>, Stacy Ho<sup>2</sup>, Gabriele Manganaro<sup>2</sup>, Mike Shuo-Wei Chen<sup>1 1</sup>University of Southern California, <sup>2</sup>MediaTek The paper presents a 16GS/s 10-bit direct-RF sampling time-domain ADC in 4nm. A background TDC delay variability calibration scheme and a bottom-plate sampling VTC are proposed. The ADC achieves a 44.48dB SNDR at Nyquist with 94.2mW power and 8000um<sup>2</sup> area, leading to a state-of-the-art 153.8dB FoMs.

10:45 AM

C24.3 A 5nm 60GS/s 7b 64-way Time Interleaved Partial loop unrolled SAR ADC achieving 34dB SNDR up to 32GHz, Claudio Nani<sup>1</sup>, Enrico Monaco<sup>1</sup>, Nicola Ghittori<sup>1</sup>, Alessandro Bosi<sup>1</sup>, Domenico Albano<sup>1</sup>, Claudio Asero<sup>1</sup>, Nicola Codega<sup>1</sup>, Alessio Di Pasquo<sup>1</sup>, Ivan Fabiano<sup>1</sup>, Marco Garampazzi<sup>1</sup>, Fabio Giunco<sup>1</sup>,

Daniel Burgos<sup>1</sup>, Gabriele Minoia<sup>1</sup>, Paolo Rossi<sup>1</sup>, Marco Sosio<sup>1</sup>, Leonardo Vignoli<sup>1</sup>, Enrico Temporiti<sup>1</sup>, Shawn Scouten<sup>2</sup>, Stephen Jantzi<sup>3</sup> Marvell, Pavia, <sup>2</sup>Marvell, Ottawa, <sup>3</sup>Marvell, Irvine CA

We present a 60GS/s 7b 64-way Time Interleaved (TI) ADC with Analog Front End that features a non binary Partial Loop Unrolled (LU) SAR SubADC architecture which enables optimum comparator noise and power trade off. Comparator offsets among comparators of each SubADC are calibrated in background without analog hardware overhead by detecting patterns in the SAR output decisions. Fabricated in 5nm technology, the prototype AFE and ADC delivers 34.3dB SNDR till 32GHz and draws 109.3mW from 0.9V supply.

#### 11:10 AM

**C24.4** A 12-bit 10GS/s Time-Interleaved SAR ADC with Even/Odd Channel-Correlated Absolute Error-Based Over-Nyquist Timing-Skew Calibration in 5nm FinFET, Junsang Park<sup>1</sup>, Jinwoo Park<sup>1</sup>, Jaemin Hong<sup>1</sup>, Sunjae Park<sup>1</sup>, Dongsuk Lee<sup>1</sup>, Sungno Lee<sup>1</sup>, Hyochul Shin<sup>1</sup>, Kyunghoon Lee<sup>1</sup>, Byeongwoo Koo<sup>1</sup>, Youngjae Cho<sup>1</sup>, Michael Choi<sup>1</sup>, Jongshin Shin<sup>1</sup> Samsung Electronics

This paper presents an over-Nyquist 12-bit 10GS/s time-interleaved (TI) ADC with a background timing-skew calibration. An absolute error-based auto-correlation algorithm enables calibration of time skew for both the first and second Nyquist inputs, while an even and odd channel-based auto-correlation algorithm requires only three calibration steps. A prototype 10GS/s ADC in 5nm FinFET achieves a SNDR of 50.2dB and 46.2dB at input frequencies of 5GHz and 9GHz, respectively. The ADC consumes 386mW resulting in a FoMWalden and FoMSchreier of 146.0fJ/c-s. and 151.3dB, respectively.

#### 11:35 AM

**C24.5** A 10GS/s Hierarchical Time-Interleaved ADC for RF-sampling applications, Nereo Markulic<sup>1</sup>, Johan Nguyen<sup>1</sup>, Jorge Lagos Benites<sup>1</sup>, Ewout Martens<sup>1</sup>, Jan Craninckx<sup>11</sup>imec

RF-sampling ADCs above 10GS/s enable modern instrumentation and wireless infrastructure applications. The key design challenge is to simultaneously guarantee high ENOB and high wide-band linearity, at moderate power. High ENOB requires large sampling capacitors for low kT/C noise, but they load the front-end buffer resulting in dynamic distortion at RF. Additionally, substantial power must be used for low-jitter clock distribution. The presented time-interleaved ADC addresses these challenges with innovation in (1) front-end and inter-level signal/clock distribution of a hierarchical converter, and (2) wideband-linear signal buffering, delivering higher ENOB than comparable systems [1-3], without the need for power consuming digital nonlinear distortion correction engines [1,3]. At only 350mW, the presented 10GS/s ADC delivers 9/8.2 ENOB at low/Nyquist frequencies with SFDR>60dB across 5-GHz BW.

## **Session T13: Technologies for Power & RF Applications**

1:30 PM, Tapa 1

Co-Chairs: Srabanti Chowdhury, Stanford University

Mitsuru Takenaka, The University of Tokyo

1:30 PM

## T13.1 71 GHz-fmax β-Ga2O3-on-SiC RF power MOSFETs with record Pout=3.1 W/mm and

PAE=50.8% at 2 GHz, Pout= 2.3 W/mm at 4 GHz, and low microwave noise figure, Min Zhou<sup>1</sup>, Hong Zhou<sup>1</sup>, Mengwei Si<sup>2</sup>, Guangjie Gao<sup>1</sup>, Xiaojin Chen<sup>1</sup>, Xiaoxiao Zhu<sup>1</sup>, Kui Dang<sup>1</sup>, Peijun Ma<sup>1</sup>, Xiaohua Ma<sup>1</sup>, Xuefeng Zheng<sup>1</sup>, Zhihong Liu<sup>1</sup>, Jincheng Zhang<sup>1</sup>, Yuhao Zhang<sup>3</sup>, Yue Hao<sup>1</sup> Xidian University, Shanghai Jiao Tong University, Virginia Polytechnic Institute and State University

In this work, we demonstrate heavily-doped ( $8\times10^{18}$  cm<sup>-3</sup>) and gate-recessed  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> RF power MOSFETs integrated on a high thermal conductivity SiC substrate to minimize self-heating effect (SHE), high onresistance ( $R_{on}$ ) and short-channel effect (SCE). As a result,  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>-on-SiC RF power FETs achieve a record

maximum oscillation frequency ( $f_{max}$ ) of 71 GHz, output power density ( $P_{out}$ ) of 3.1 W/mm and power added efficiency (PAE) of 50.8% at frequency (f) of 2 GHz and  $P_{out}$ =2.3 W/mm at f=4 GHz. In addition, this work for the first time studies the microwave noise performance of the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> RF MOSFET at f range of 2-18 GHz with low minimum-noise figure (NF<sub>min</sub>) of 1.6 dB at f=4 GHz. Remarkably, we have provided an effective route of oxide RF transistors for future high-f, high-power and low-noise RF power applications.

# 1:55 PM

**T13.2** Field Plate and Package Optimization for GaN Devices and Systems, Tz-Wun Wang<sup>1</sup>, Sheng-Hsi Hung<sup>1</sup>, Chien-Wei Cho<sup>1</sup>, Po-Jui Chiu<sup>1</sup>, Chi-Yu Chen<sup>1</sup>, Ke-Horng Chen<sup>1</sup>, Kuo-Lin Zheng<sup>2</sup>, Chih-Chen Li<sup>3</sup> <sup>1</sup>EE, National Yang Ming Chiao Tung University, <sup>2</sup>Chip-GaN Power Semiconductor Corporation, <sup>3</sup>MediaTek, Hsinchu, Taiwan

This work demonstrates the 650V GaN field plate design and the optimized integrated circuit (IC) package. The source FP length is suggested to be longer but less than three times the split high FP. Longer 1<sup>ST</sup> FP and shorter Gap design enhance the Miller ratio and suppress ringing effect.

# 2:20 PM

T13.3 Hybrid Integration of 3D-RF Interconnects on AlGaN/GaN/Si HEMT RF Transistor featuring 2.2W/mm P<sub>sat</sub> & 41% PAE @28GHz using a Robust and Cost-Effective Chiplet Heterogeneous Bonding Technique, Alexis Divay<sup>1</sup>, Olivier Valorge<sup>1</sup>, Christophe Dubarry<sup>1</sup>, Mohammed Medbouhi<sup>1,1</sup>, Rémi Franiatte<sup>1</sup>, Daniel Mermin<sup>1</sup>, Rémi Velard<sup>1</sup>, Yveline Gobil<sup>1</sup>, Fanny Morisot<sup>1</sup>, Erwan Morvan<sup>1</sup>, Ismaël Charlet<sup>1</sup>, Luca Lucci<sup>1</sup>, José Lugo<sup>1</sup>, Xavier Garros<sup>1</sup>CEA-Leti

This article presents electrical results of an effective heterogeneous 3D scenario for RF integrated systems: an AlGaN/GaN/Si HEMT is stacked on Si CPW and interconnected with copper pillars using a high-yield chiplet heterogeneous integration process. DC and RF measurements confirm the relevance of this efficient and pragmatic approach regarding electrical performances: copper pillar interconnects exhibit less than 0.2dB of insertion loss at 28GHz. However, measurements also confirm that the thermal dissipation of such an integrated system requires special attention in order to maintain valuable system performance.

# 2:45 PM

**T13.4** Novel Material, Process and Device Innovations for Next Generation Silicon Carbide (SiC) Trench MOSFET Technology, Pratik B Vyas<sup>1</sup>, Ludovico Megalini<sup>1</sup>, Ashish Pal<sup>1</sup>, Joshua Holt<sup>1</sup>, Archana Kumar<sup>1</sup>, Stephen Weeks<sup>1</sup>, Charisse Zhao<sup>1</sup>, Lucien Date<sup>1</sup>, Hansel Lo<sup>1</sup>, Michel Khoury<sup>1</sup>, Safdar Muhammad<sup>1</sup>, Fabian Piallat<sup>1</sup>, Ricky Fang<sup>1</sup>, William Charles<sup>1</sup>, Pratim Palit<sup>1</sup>, Jinghe Yang<sup>1</sup>, Qintao Zhang<sup>1</sup>, Jang Seok Oh<sup>1</sup>, Bryan Turner<sup>1</sup>, Samphy Hong<sup>1</sup>, Aswin Prathap Pitchiya<sup>1</sup>, Benjamin Briggs<sup>1</sup>, Jiao Yang<sup>1</sup>, Dae Yang<sup>1</sup>, Fengshou Wang<sup>1</sup>, Joseph Lee<sup>1</sup>, Gopal Prabhu<sup>1</sup>, Dustin Ho<sup>1</sup>, Carlos Caballero<sup>1</sup>, Durga Chaturvedula<sup>1</sup>, Zheng Yuan<sup>1</sup>, Yi Zheng<sup>1</sup>, David A. Britz<sup>1</sup>, Stephen Krause<sup>1</sup>, Raghav Sreenivasan<sup>1</sup>, Michael Chudzik<sup>1</sup>, Subi Kengeri<sup>1</sup>, Siddarth Krishnan<sup>1</sup>, El Mehdi Bazizi<sup>1</sup>Applied Materials Inc.

New material, process and device design innovations are proposed for next generation SiC trench MOSFET. Advanced patterning films (APF) are proposed as novel implant hardmask and high temperature capping material. Novel gate oxide formation processes are demonstrated for improved pattern fidelity & carrier mobility. A novel SiC transistor device design integrating channel counter-implant and pocket implant is proposed for significant mobility improvement without threshold voltage (VT) loss.

# Session T14: Novel Devices for Quantum Computing Applications 1:30 PM, Tapa 2

Co-Chairs: Thanh Viet Dinh, NXP Semiconductors

# 1:30 PM

**T14.1** Concatenated Continuous Driving for Extending Lifetime of Spin Qubits towards a Scalable Silicon Quantum Computer, Takuma Kuno<sup>1</sup>, Takeru Utsugi<sup>1</sup>, Noriyuki Lee<sup>1</sup>, Toshiyuki Mine<sup>1</sup>, Itaru Yanagi<sup>1</sup>, Satoshi Muraoka<sup>1</sup>, Raisei Mizokuchi<sup>2</sup>, Jun Yoneda<sup>2</sup>, Tetsuo Kodera<sup>2</sup>, Takashi Nakajima<sup>3</sup>, Andrew Ramsay<sup>4</sup>, Normann Mertig<sup>4</sup>, Shinichi Saito<sup>1</sup>, Digh Hisamoto<sup>1</sup>, Ryuta Tsuchiya<sup>5</sup>, Hiroyuki Mizuno<sup>1</sup> Hitachi, Ltd., <sup>2</sup>Tokyo Institute of Technology, <sup>3</sup>RIKEN Center for Emergent Matter Science, <sup>4</sup>Hitachi Cambridge Laboratory, <sup>5</sup>Hitachi Ltd.

We demonstrate a technique for manipulating silicon spin qubits that will facilitate large-scale integration of quantum computers. We confirm spin manipulation and evaluate the coherence time of a silicon spin qubit. The qubit device is fabricated using fully-depleted-silicon-on-insulator (FDSOI) technology. This promises scalability to large qubit numbers, using commercial semiconductor technology. Furthermore, we demonstrate concatenated continuous driving (CCD) for spin qubits. This contributes to extending their coherence time. Specifically, we extend the coherence time of Rabi oscillation from 1.2  $\mu$ s to over 200  $\mu$ s. This result shows that spin qubits can be protected against inherent noise in the chip environment, including fluctuations of magnetic moments of <sup>29</sup>Si isotopes in natural Si. This is essential for realizing quantum computers in silicon.

### 1:55 PM

**T14.2** Single-power-supply compatible cryogenic In<sub>0.8</sub>Ga<sub>0.2</sub>As quantum-well HEMTs with record combination of high-frequency and low-noise performance for quantum-computing applications, Ji-Hoon Yoo<sup>1</sup>, Yong-Soo Jeon<sup>1</sup>, Seung-Woo Son<sup>1</sup>, In-Geun Lee<sup>1</sup>, Hyeon-Bhin Jo<sup>1</sup>, Su-Min Choi<sup>1</sup>, Min-Seo Yu<sup>1</sup>, Wan-Soo Park<sup>1</sup>, Hyo-Jin Kim<sup>1</sup>, Hyeok-Jun Lee<sup>1</sup>, Sang-Pyeong Son<sup>1</sup>, Sang-Kuk Kim<sup>2</sup>, Jacob Yun<sup>2</sup>, Jae-phil Shim<sup>3</sup>, Hyunchul Jang<sup>3</sup>, Kiwon Lee<sup>4</sup>, Yongsik Jeong<sup>5</sup>, Ted Kim<sup>2</sup>, Chan-Soo Shin<sup>3</sup>, Tae-Woo Kim<sup>6</sup>, Jae-Hak Lee<sup>1</sup>, Kyunghoon Yang<sup>5</sup>, Dae-Hyun Kim<sup>1</sup> <sup>1</sup>Kyungpook National University, <sup>2</sup>QSI, <sup>3</sup>KANC, <sup>4</sup>Wonkwang University, <sup>5</sup>KAIST, <sup>6</sup>Texax Tech University

We present  $L_g$  = 45 nm E-mode cryogenic In<sub>0.8</sub>Ga<sub>0.2</sub>As quantum-well (QW) HEMTs with the record combination of high-frequency and low-noise characteristics. The fabricated devices exhibited a true E-mode operation, the best balance between  $f_T$  = 662 GHz and  $f_{max}$  = 653 GHz, and the lowest  $VI_D/g_m$  = 0.176 at 4 K. Besides, we investigated the temperature-dependent behavior. Three-layer model indicated that the reduction of  $\rho_{barrier}$  was critical to lower  $R_s$  at 4 K. According to the delay time analysis, the improvement of  $f_T$  was mainly due to the mitigation of the extrinsic channel charging delay, arising from the enhanced carrier transport at 4 K.

#### 2:20 PM

**T14.3 First Demonstration of Superconducting Nb Contact on Heavily-Doped Group IV Semiconductor,** Gerui Zheng<sup>1</sup>, Enze Zhang<sup>1</sup>, Rami Khazaka<sup>2</sup>, Kaizhen Han<sup>1</sup>, Haiwen Xu<sup>1</sup>, Yuxuan Wang<sup>1</sup>, Hyunsoo Yang<sup>1</sup>, Xiao Gong<sup>1</sup> National University of Singapore, <sup>2</sup>ASM

We report the first demonstration of superconducting Nb contact on highly boron-doped  $Si_{0.35}Ge_{0.65}$ , achieving an ultra-low contact resistivity ( $\rho_c$ ) of  $5.22\times10^{-10}\,\Omega$ -cm² at 295 K on  $Si_{0.35}Ge_{0.65}$  with active doping concentration ( $N_A$ ) of  $2.80\times10^{21}\,\mathrm{cm}^{-3}$ . We discover that the contact resistance ( $R_c$ ) remains low from 295 K to 6 K, with only slight increase from  $1.80\times10^{-4}$  to  $2.47\times10^{-4}\,\Omega$ -cm. However, the superconducting nature of the Nb film at 6 K enables the realization of 28% reduction in total resistance compared with the Ti/Si<sub>0.35</sub>Ge<sub>0.65</sub> contact. Such property can be obtained with a process thermal budget up to 180 °C, demonstrating its quantum compatibility.

**T14.4** Photon-mediated charge transport and stability of physically-defined and self-organized germanium quantum dots/SON barriers in few-hole regime at T > 10 K, Chi-Cheng Lai<sup>1</sup>, Yu-Wen Chiu<sup>1</sup>, I-Hsiang Wang<sup>1</sup>, Ting Tsai<sup>1</sup>, Jhih-Wei Chen<sup>2</sup>, Yen-Hsiang Wang<sup>2</sup>, Mau-Chung Frank Chang<sup>2</sup>, Horng-Chih Lin<sup>1</sup>, Pei-Wen Li<sup>1</sup>National Yang Ming Chiao Tung University, <sup>2</sup>University of California, Los Angeles, CA We report for the first photon-mediated charge transport through physically-defined Ge double quantum-dots (DQDs)/Si barrier and QD/Si3N4 single-hole transistor in few-hole regime for high-fidelity qubit operation at T > 10 K. Engineering strengths of size-tunable QDs, self-organized barriers, and self-aligned reservoirs enable controllable tunability of charging energy, level spacing and coupling energy of Ge DQDs by adjusting QD size and barrier width/potential. Hard-wall confinement and photon enhanced carrier transport are facilitated to resolve charge states of DQDs, improve tunneling current properties of SHTs

Session C25: Digital Circuits

with high peak-to-valley ratio (~2000), low leakage (~5 fA), large addition energy (~50 meV), low 1/f noise

1:30 PM, Honolulu 1

Co-Chairs: Carlos Tokunaga, Intel Corporation

Makoto Miyamura, Toshiba Electronic Devices & Storage Corp.

( $^{\sim}10E-26$  A2 /Hz), and achieve DQDSHT readout fidelity of 99.92% at T > 10 K.

1:30 PM

**C25.1** A 5.6μW10-Keyword End-to-End Keyword Spotting System Using Passive-Averaging SAR ADC and Sign-Exponent-Only Layer Fusion with 92.7% Accuracy, Sungjin Park<sup>1</sup>, Kwanghyun Shin<sup>1</sup>, Dongkwon Lee<sup>1</sup>, Minyoung Kang<sup>1</sup>, Sunwoo Lee<sup>1</sup>, Youngmin Park<sup>1</sup>, Mingoo Seok<sup>2</sup>, Dongsuk Jeon<sup>1</sup> Seoul National University, <sup>2</sup>Colombia University

This paper presents a 10-keyword end-to-end keyword spotting system. Passive averaging effectively improves the analog front-end SNR with a small power overhead of 20nW. A sign-exponent-only layer fusion scheme reduces the model size and multiplication power overhead by 63.5% and 29.8%, respectively, maintaining the keyword spotting accuracy. Fabricated in 65nm CMOS, the design provides the highest accuracy of 92.7% and the lowest power consumption of 5.6μW compared to prior arts aimed at 10 keywords.

# 1:55 PM

C25.2 An Area-Efficient True Single-Phase Clocked and Conditional Capture Flip-Flop for Ultra-Low-Power Operations in 7nm Fin-FET Process, Hyunchul Hwang<sup>1</sup>, Minsu Kim<sup>1</sup>, Daeseong Lee<sup>1</sup>, Yonggeol Kim<sup>1</sup>, Byungsu Kim<sup>1</sup>, Kunhyuk Kang<sup>1</sup>Samsung Electronics

In this paper, we propose a new ultra low-power flip-flop circuit structure that supports true single phase clock operation and conditional capture characteristics. Simulation results based on 7nm Fin-FET process shows 63% power reduction while reducing cell area by 7%, compared to the conventional transmission-gate flip-flop. Silicon measure based on a test chip shows successful operation even at 0.33V, proving its structural robustness near sub-threshold region.

# 2:20 PM

**C25.3** A Mixed-signal 3D Footstep Planning SoC for Motion Control of Humanoid Robots with Embedded Zero-Moment-Point based Gait Scheduler and Neural Inverse Kinematics, Qiankai Cao<sup>1</sup>, Juin Chuen Oh<sup>1</sup>, Jie Gu<sup>1</sup>Northwestern University

This work presents a footstep planning SoC chip for humanoid robot. A time-domain graph search engine for 3D footstep planning and mixed-signal zero moment point (ZMP) gait scheduler with neural inverse kinematics is developed for efficient robot motion control. A 65nm SoC chip is fabricated and

demonstrated in-situ on a humanoid robot with the state-of-the-art search rate and energy efficiency for humanoid robot control and footstep planning.

2:45 PM

C25.4 A Jammer-Mitigating 267Mb/s 3.78mm<sup>2</sup> 583mW 32x8 Multi-User MIMO Receiver in 22FDX, Florian Bucheli<sup>1</sup>, Oscar Castañeda<sup>1</sup>, Gian Marti<sup>1</sup>, Christoph Studer<sup>1</sup> ETH Zurich

We present the first multi-user (MU) multiple-input multiple-output (MIMO) receiver ASIC that mitigates jamming attacks. The ASIC implements a recent nonlinear algorithm that performs joint jammer mitigation (via spatial filtering) and data detection (using a box prior on the data symbols). Our design supports 8 user equipments (UEs) and 32 basestation (BS) antennas, QPSK and 16-QAM with soft-outputs, and enables the mitigation of single-antenna barrage jammers and smart jammers. The fabricated 22nm FD-SOI ASIC includes preprocessing, has a core area of 3.78mm², achieves a throughput of 267Mb/s while consuming 583mW, and is the only existing design that enables reliable data detection under jamming attacks.

# **Session C26: Analog Techniques II**

1:30 PM, Honolulu 2

Co-Chairs: Qinwen Fan, TU Delft

Tomohiro Nezuka, MIRISE Technologies Corp.

1:30 PM

**C26.1** A Scalable mK Cryo-CMOS Demultiplexer Chip for Voltage Biasing and High-Speed Control of Silicon Qubit Gates, Sushil Subramanian<sup>1</sup>, Todor M Mladenov<sup>1</sup>, Simon Schaal<sup>1</sup>, Bishnu Patra<sup>1</sup>, Lester Lampert<sup>1</sup>, Nancy K Robinson<sup>1</sup>, Jeanette Roberts<sup>1</sup>, Stefano Pellerano<sup>1</sup>Intel Corporation Large-scale silicon qubit control requires closer integration of control electronics to qubits at the mK stage of the dilution refrigerator to address the wiring bottleneck. We present a mK demultiplexer chip that uses only two input analog voltages and digital control signals, to provide both DC bias and high-speed voltage pulsing for up to 64 qubit terminals. Integrated with a foundry qubit chip on the same PCB and controlled by a 4 K cryo-CMOS controller, mK cryogenic measurements show multi-terminal characterization of a qubit device.

#### 1:55 PM

**C26.2** A 0.8V Capacitively-Biased BJT-Based Temperature Sensor with an Inaccuracy of  $\pm$  0.4°C (3σ) from -40°C to 125°C in 22nm CMOS, Zhong Tang¹, Haining Wang¹, Xiaopeng Yu², Kofi Makinwa³, Nick Nianxiong Tan¹¹Vango Technologies, Inc, ²Zhejiang University, ³Delft University of Technology The paper presents a compact sub-1V BJT-based temperature sensor for thermal management applications. Capacitively-biased PNPs driven by a regulated charge-pump generate PTAT and CTAT voltages that are readout by an energy and area efficient inverter-based  $\Sigma$  ADC. Fabricated in 22nm CMOS, the sensor occupies 0.01mm² and consumes  $2.9\mu$ W from a 0.8V supply. After a 1-point trim, it achieves an inaccuracy of  $\pm$  0.4 °C (3σ) from -40 °C to 125°C, which is the best reported in sub-65nm CMOS, as well as high energy efficiency, resulting in a resolution FoM of 0.41pJ·K².

2:20 PM

**C26.3** A 0.29pJ/step Fully Discrete-Time Charge Domain Bridge-to-Digital Converter for Force Sensing in Spinal Implants Using RC Bridge, Tim Keller<sup>1</sup>, Rosario Incandela<sup>1</sup>, Xi Chen<sup>1</sup>, Hesam Ghiasi<sup>1</sup>, Mohsen Khodaee<sup>1</sup>, Sina Arjmandpour<sup>1</sup>, Jiawei Liao<sup>1</sup>, Long He<sup>1</sup>, Tobias Goetschi<sup>2</sup>, Jonas Widmer<sup>2</sup>, Taekwang Jang<sup>1</sup>

<sup>1</sup>ETH Zurich, <sup>2</sup>Spine Biomechanics, Department of Orthopedic Surgery, Balgrist University Hospital, University of Zurich

This paper proposes a fully discrete-time charge domain bridge-todigital converter for implantable force sensing after a spinal fusion surgery. We propose an energy-efficient RC bridge to replace the quarter bridge, reducing power consumption. Further, the sampling capacitor in the bridge is reused in a seriesparallel amplifier (SPA) and charge-injection successive approximation (CI-SAR) analog to digital converter, thus saving power consumption and reducing the noise. Implemented in 22nm CMOS, the proposed design achieved an SNR of 55.3dB while consuming 1.38  $\mu$ W at 10ksps with the lowest reported FoM of 0.29pF/step and the smallest area of 0.07mm2.

# 2:45 PM

**C26.4** A 0.72nW, 0.006mm<sup>2</sup> 32kHz Crystal Oscillator with Adaptive Sub-Harmonic Pulse Injection from -40°C to 125°C in 22nm FDSOI, Yingjie Zhu<sup>1</sup>, Yiqing Lan<sup>1</sup>, Humiao Li<sup>1</sup>, Haoran Lyu<sup>1</sup>, Zhen Kong<sup>1</sup>, Jian Zhao<sup>2</sup>, Yida Li<sup>1</sup>, Guoxing Wang<sup>2</sup>, Jiamin Li<sup>1</sup>, Longyang Lin<sup>1</sup> <sup>1</sup>Southern University of Science and Technology, <sup>2</sup>Shanghai jiao Tong University

A sub-nW, single-supply pulse-injection-based crystal oscillator(XO) that operates across a wide temperature range is presented. The valley-injection timing adaptation circuit achieves <±7% inaccuracy against PVT variations at 58.8pW. Moreover, the injection distortion compensation and oscillation DC stabilizing techniques achieve 7× lower peak-injection timing deviation. The IC in 22nm FDSOI achieves a 11ppb Allan deviation floor at 0.72nW and 0.006mm2, and enables the widest reported temperature range of -40°C to 125°C.

# Session C27: Sensors and Displays

1:30 PM, Honolulu 3

Co-Chairs: Inhee Lee, University of Pittsburgh

Wangyeong Jung, KAIST

#### 1:30 PM

C27.1 An OLED Display Driver IC Embedding -63dB CMR, 80mV/nA Sensitivity, 390pA Detectable, and Column-Parallel Pixel Current Readout for Real-Time Non-Uniformity Compensation, Gyu-Wan Lim<sup>1</sup>, Gyeong-Gu Kang<sup>1</sup>, Seunghwa Shin<sup>1</sup>, Kihyun Kim<sup>1</sup>, Yousung Park<sup>1</sup>, Won Kim<sup>2</sup>, Young-Bok Kim<sup>2</sup>, Hyun-Kyu Jeon<sup>2</sup>, Hyun-Sik Kim<sup>1</sup> KAIST, <sup>2</sup>LX Semicon

This paper presents a display driver IC that embeds column-parallel 11b pixel-current readouts to compensate for display non-uniformity. Leveraging the source-driven TFT pixel, the proposed techniques facilitate real-time current sensing, even while the display is active. Fabricated in 180nm, the chip achieves a -63dB rejection to common noise, a 390pA/LSB resolution, and an 80mV/nA sensitivity. Demonstrations with real LEDs effectively validated the pixel current sensing.

# 1:55 PM

C27.2 A 92.8% Power Reduction Event-Driven Dual-Mode Touch Analog Front-End IC Featuring 620&[mu]W Self-Capacitance Sensing and 500fps Mutual-Capacitance Sensing, Jonghang Choi<sup>1</sup>, Ingu Jeong<sup>1</sup>, Seok-Won Jung<sup>1</sup>, Jun-Eun Park<sup>11</sup>Sungkyunkwan University

This paper presents an energy-efficient dual-mode touch- sensor analog front-end (AFE) IC that supports an event-driven operation. The proposed AFE consists of 1) an ultralow-power self-capacitance sensing (LP-SCS) and 2) a high-performance mutual-capacitance sensing (HP-MCS). Once the LP-SCS detects a touch input during a standby mode, the HP-MCS is triggered to start the mutual capacitance sensing with high SNR and high frame rate. The event-driven dual-mode sensing can reduce the AFE power

consumption up to 92.8%. The proposed AFE IC was fabricated in an 80nm CMOS process. The measured power consumptions are 0.62mW and 8.65mW for the LP-SCS and the HP-MCS, respectively. The measured SNRs of the LP-SCS and the HP-MCS are 52.6dB and 40.2dB with frame rate of 60Hz and 500Hz, respectively.

#### 2:20 PM

C27.3 A 0.9-2.6pW 0.1-0.25V 22nm 2-bit Supply-to-Digital Converter Using Always-Activated Supply-Controlled Oscillator and Supply-Dependent-Activation Buffers for Bio-Fuel-Cell-Powered-and-Sensed Time-Stamped Bio-Recording, Hiroaki Kitaike<sup>1</sup>, Masaharu Inada<sup>1</sup>, Mitsuru Terauchi<sup>1</sup>, Hironori Tagawa<sup>1</sup>, Ryosuke Nagai<sup>1</sup>, Shufan Xu<sup>1</sup>, Ruilin Zhang<sup>1</sup>, Kunyang Liu<sup>1</sup>, Kiichi Niitsu<sup>1</sup>Kyoto University

This paper presents a low-power supply-to-digital converter for bio-recording system where bio fuel cell provides both power and sensing data. It is achieved by supply-controlled oscillator, supply-dependent activation buffers (SDAB), and encoders. A 22-nm prototype chip exhibits its feasibility with a power of 0.9-2.6 pW under 0.1-0.25 V.

#### 2:45 PM

**C27.4** E-Textile Battery-Less Walking Step Counting System with <23 pW Power, Dual- Function Harvesting from Breathing, and No High-Voltage CMOS Process, Anil Kumar Gundu<sup>1</sup>, Luigi Fassio<sup>1</sup>, Massimo Alioto<sup>11</sup>National University of Singapore

An e-textile walking step counting full system (smart Tshirt) is presented. Harvesting from co-designed low-voltage triboelectric nanogenerator (TENG) pushes over-voltage protection/rectification on chip. Conformability and minimal off-chip components are achieved via dual-function harvester/sensor reuse and battery/passive elimination. Always-on power reduction to pWs enables uninterrupted operation while solely powered by breathing harvesting.

# Session T15: Non-Volatile Memory Technology - Hafnia Based Ferroelectrics-2 3:25 PM, Tapa 1

Co-Chairs: Karl Hofmann, Infineon Technologies

Kenji Tateiwa, TPSCo

3:25 PM

T15.1 Low-Damage Processed and High-Pressure Annealed High-κ Hafnium Zirconium Oxide Capacitors near Morphotropic Phase Boundary with Record-Low EOT of 2.4Å & high-κ of 70 for DRAM Technology, Venkateswarlu Gaddam¹, Junghyeon Hwang¹, Hunbeom Shin¹, Chaeheon Kim¹, Giuk Kim¹, Hyung-Jun Kim², Jooho Lee², Hyun-Cheol Kim³, Bumsu Park³, Suhwan Lim³, Sang Yun Kim³, Kwangsoo Kim³, Sungho Lee³, Daewon Ha³, Jinho Ahn⁴, Sanghun Jeon¹ ¹KAIST, ²Samsung Advanced Institute of Technology, ³Samsung Electronics, ⁴Hanyang University

We present record-low equivalent oxide thickness (EOT) of 2.4 Å with a remarkable dielectric constant ( $\kappa$ ) of 64 at 4.1nm-thick hafnium-based films with no wake-up characteristics. In comparison to conventional HZO films, our remarkable achievement stems from the high-quality crystalline structure with less oxygen vacancies formed by a low-damage process, as evidenced by high-angle annular dark-field scanning transmission electron microscopy (HAADF-STEM) images and electron energy-loss spectroscopy (EELS) analysis. In addition, with high-pressure annealing (HPA), we were able to reduce the annealing temperature to 450°C leading to a decrease in leakage current (1.5 order). Further, increasing the measurement temperature from 298K to 389K results in the high- $\kappa$  from 66 to 70, which is the theoretical limit of the  $\kappa$  value of t-phase.

#### 3:50 PM

**T15.2** Revealing Mechanism of Non-accumulative Disturb and Approach Toward Disturb Suppression in HZO/Si FeFET Memory, Masaki Otomo<sup>1</sup>, Kasidit Toprasertpong<sup>1</sup>, Zuocheng Cai<sup>1</sup>, Zhenhong Liu<sup>1</sup>, Mitsuru Takenaka<sup>1</sup>, Shinichi Takagi<sup>1</sup>The University of Tokyo

The mechanism of repeated read/write disturb in  $Hf_{0.5}Zr_{0.5}O_2$  (HZO)/Si FeFETs is systematically studied. Disturb in FeFETs, found not to be a simple accumulation of repeated disturbs, is modeled with a combination of two mechanisms: trap dynamics and polarization dynamics. The amount of polarization reversed by disturb is evaluated to separate the two dynamics. We show that the suppression of disturb field in HZO due to de-trapping (trap dynamics model) and the relaxation of partially reversed polarization during the disturb interval (polarization dynamics model) are the two origins of the non-accumulative property of disturb, where each mechanism dominates in different disturb voltage and duration. We also show that the disturb behavior depends on the HZO thickness, and demonstrate a new approach to suppress disturb by applying substrate bias ( $V_{\text{sub}}$ ) during disturb intervals.

# 4:15 PM

**T15.3** BEOL Compatible Ultra-Low Operating Voltage (0.5 V) and Preconfigured Switching Polarization States in Effective 3 nm Ferroelectric HZO Capacitors, Minjong Lee<sup>1</sup>, Jiyoung Kim<sup>1</sup>, Jin-Hyun Kim<sup>1</sup>, Dan N. Le<sup>1</sup>, Seojun Lee<sup>1</sup>, Si-Un Song<sup>1</sup>, Rino Choi<sup>2</sup>, Youngbae Ahn<sup>3</sup>, Seung Wook Ryu<sup>3</sup>, Pil-Ryung Cha<sup>4</sup>, Chang-Yong Nam<sup>5</sup>, Seongbin Park<sup>6</sup>, Jongmug Kang<sup>6</sup>, Si Joon Kim<sup>6</sup> <sup>1</sup>The University of Texas at Dallas, <sup>2</sup>Inha University, <sup>3</sup>SK hynix inc. R&D, <sup>4</sup>Kookmin University, <sup>5</sup>Brookhaven National Laboratory, <sup>6</sup>Kangwon National University We report the record-high remanent polarization value ( $2P_r \sim 55 \mu C/cm^2$ ) at an ultra-low operating voltage (0.5 V) with effective 3 nm hafnium zirconium oxide (HZO) capacitors. This exceptional ferroelectric property is achieved at a back-end-of-line (BEOL) compatible temperature below 400 °C. Moreover, our devices demonstrate configurable ferroelectric saturation characteristics, ensuring reliable and reproducible switching polarization states ( $P_{sw}$ ). These results potentially allow the design of novel ferroelectric device circuitry. This study highlights the feasibility of extremely low-power ferroelectric applications beyond 0.5 V operation in BEOL.

# 4:40 PM

**T15.4** Comprehensive Analysis of Duty-cycle Induced Degradations in Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub>-based Ferroelectric Capacitors: Behavior, Modeling, and Optimization, Guan Feng<sup>1,2</sup>, Yu Li<sup>1</sup>, Hao Jiang<sup>1</sup>, Xiaodong Wang<sup>1,2</sup>, Yize Sun<sup>1</sup>, Yingfen Wei<sup>1</sup>, Qi Liu<sup>1,2</sup>, Ming Liu<sup>1,2</sup> State Key Laboratory of Integrated Chips and Systems, Frontier Institute of Chip and System, Fudan University, Shanghai, 200433, China, <sup>2</sup>School of Microelectronics, Fudan University, Shanghai, 200433, China

This work systematically studies degradations in  $Hf_xZr_{1-x}O_2$  (HZO)-based ferroelectric (FE) capacitors (FeCaps) under pulses with different duty cycles (DCs): 1) a larger drop in the switchable polarization ( $P_{sw}$ ) and shift in the coercive voltage ( $V_c$ ) by duty-cycling are observed when compared with conventional endurance and retention tests; 2) through physical modeling, the wider spread of the generated oxygen vacancies (Vos) during duty-cycling leads to stronger domain pinning and the formation of a larger builtin field ( $E_{bi}$ ), which explains the above observation; 3) optimizations through engineering the stack and composition of the HZO FE layer are proposed and validated on 128Kbit 2T2C FeRAM chips.

# 5:05 PM

T15.5 Engineering HZO by Flat Amorphous TiN with 0.3nm Roughness Achieving Uniform c-axis Alignment, Record High Breakdown Field (~10nm HZO), and Record Final 2P<sub>r</sub> of 56 μC/cm² with Endurance > 4E12, Zefu Zhao¹, Yu-Rui Chen¹, Yu-Tsung Liao¹, Yun-Wen Chen¹, Wan-Hsuan Hsieh¹, Jer-Fu Wang¹, Yu-An Chen¹, Hao-Yi Lu², Wei-Teng Hsu¹, Dai-Ying Lee³, Ming-Hsiu Lee³, C. W. Liu¹,2,4¹Graduate Institute of Electronics Engineering, National Taiwan University, ²Graduate School of Advanced

Technology, National Taiwan University,  $^3$ Emerging Central Lab., Macronix International Co., Ltd., Hsinchu, Taiwan, R.O.C.,  $^4$ Graduate Institute of Photonics and Optoelectronics, National Taiwan University Metal-ferroelectric-metal capacitors with flat amorphous TiN are demonstrated to achieve c-axis of orthorhombic phase well-aligned along deposition direction, uniform electric field, negligible fatigue, and high remanent polarization ( $^2$ Pr) of 62  $\mu$ C/cm $^2$ . The large lattice misfit between crystalline TiN and HZO creates larger barrier to form the o-phase HZO as compared to amorphous TiN underlayer. Using chemical-mechanical polishing can obtain a 0.3nm roughness flat TiN, measured by AFM. HZO on flat amorphous TiN exhibits uniform and record breakdown field (EBD) of 4.8/-5.1 MV/cm for positive/negative voltage. A flat TiN mitigates formation of oxygen vacancies as compared to rough TiN due to weak and uniform electric field in HZO. After 4E12 endurance cycles, the HZO on flat TiN exhibits a record final 2Pr of 56  $\mu$ C/cm $^2$  due to small dipole pinning by  $^2$ Cr. This work demonstrates the way to achieve uniformly high  $^2$ Cr, large EBD, and high endurance by flat amorphous TiN.

# Session T16: Reliability, Characterization & Modeling of Oxide Semiconductor and Si Devices-2 3:25 PM, Tapa 2

Co-Chairs: Mahalingam Nandakumar, Texas Instruments

Yoshiki Yamamoto, Renesas Electronics

3:25 PM

**T16.1** Unveiling the Impact of AC PBTI on Hydrogen Formation in Oxide Semiconductor Transistors, Gan Liu<sup>1</sup>, Qiwen Kong<sup>1</sup>, Zuopu Zhou<sup>1</sup>, Ying Xu<sup>1</sup>, Chen Sun<sup>1</sup>, Kaizhen Han<sup>1</sup>, Yuye Kang<sup>1</sup>, Dong Zhang<sup>1</sup>, Xiaolin Wang<sup>1</sup>, Yang Feng<sup>1</sup>, Wei Shi<sup>1</sup>, Bich-Yen Nguyen<sup>2</sup>, Kai Ni<sup>3</sup>, GengChiau Liang<sup>1,4</sup>, Xiao Gong<sup>1</sup> National University of Singapore, <sup>2</sup>Soitec, <sup>3</sup>University of Notre Dame, <sup>4</sup>Industry Academia Innovation School, National Yang-Ming Chiao Tung University

For the first time, we elucidate the impact of both alternating current (AC) and direct current (DC) positive bias temperature instability (PBTI) on hydrogen (H) formation of oxide semiconductor FETs (OSFET). Our investigation employs a systematic and holistic analysis on the highly stable co-sputtered Indium-Gallium-Zinc-Tin-oxide (IGZTO) FETs. Key discoveries include: (1) There are distinctive variations between AC and DC PBTI results at high temperatures (T). (2) In AC PBTI, both frequency (f) and duty factor (DF) play a crucial role in mitigating the H formation effect. (3) DF exhibits a more influential impact than f. (4) AC PBTI, particularly at 25% DF and 1 MHz, can alleviate up to 99.2% of the threshold voltage change ( $\Delta V_{th}$ ) induced by H formation from DC PBTI. These findings contribute significant insights into the H formation mechanism, providing a more relevant and accurate understanding of PBTI reliability across diverse real-world applications.

#### 3:50 PM

**T16.2** Positive Bias Stress Measurement Guideline and Band Analysis for Evaluating Instability of Oxide Semiconductor Transistors, Qi Jiang<sup>1</sup>, Koustav Jana<sup>1</sup>, Kasidit Toprasertpong<sup>1</sup>, Shuhan Liu<sup>1</sup>, H.-S. Philip Wong<sup>1</sup> Stanford University

Instability of oxide semiconductor field effect transistors (OSFET) under positive bias stress (PBS) is one of the major hinderances to broad adoption by the semiconductor industry. We present a holistic understanding of the OSFET behavior under PBS, by comparing OSFETs with different channel doping ( $N_{CH}$ ), hence different initial threshold voltages ( $V_{TH}$ ). Our analysis reveals that the band profile of OSFETs under a given voltage is strongly dependent on their channel doping, resulting in different stress responses even for the same material properties. This raises the important question of finding the right metric to evaluate the stability of OSFETs. This work makes significant strides in establishing a PBS test guideline to ensure a fair benchmark method of OSFETs with vastly different  $N_{CH}$ , and understanding of the associated trade-off between PBS stability and  $V_{TH}$ .

#### 4:15 PM

T16.3 Positive to Negative Schottky Barrier Transition in Metal/Oxide Semiconductor Contacts by Tuning Indium Concentration in IGZO, Sumi Lee<sup>1</sup>, Chang Niu<sup>1</sup>, Yizhi Zhang<sup>1</sup>, Haiyan Wang<sup>1</sup>, Peide Ye<sup>1</sup> Purdue University

In this work, we report the tunability of electrical performance and metal-to-semiconductor contact properties in atomic-layer-deposited (ALD) InGaZnO (IGZO) field-effect transistors (FETs) by precisely manipulating the In:Ga:Zn ratios. Our fabricated IGZO FETs exhibit well-behaved saturation in the short channel length ( $L_{ch}$ ) of 80 nm and a high on-current of 850  $\mu$ A/ $\mu$ m. Through temperature-dependent characterizations, we observed the transition from a negative to a positive Schottky barrier ( $\mathcal{O}_{SB}$ ) by adjusting the indium (In) concentrations. This transition is explained by the changes in the charge neutrality level (CNL) and Fermi level ( $E_F$ ) at the contact interface. The impact of surface accumulation/depletion at the metal/semiconductor interface provides the new insight into the realm of contact engineering.

# 4:40 PM

T16.4 Fluorine Plasma Treatment-Enabled ITO Transistors: Excellent Reliability and Comprehensive Understanding of Temperature Dependence from 77 K to 375 K, Xuanqi Chen<sup>1</sup>, Gan Liu<sup>1</sup>, Wei Shi<sup>1</sup>, Yuye Kang<sup>1</sup>, Qiwen Kong<sup>1</sup>, Yuxuan Wang<sup>1</sup>, Rui Shao<sup>1</sup>, Bich-Yen Nguyen<sup>2</sup>, Gengchiau Liang<sup>1,3</sup>, Kaizhen Han<sup>1</sup>, Xiao Gong<sup>1</sup> National University of Singapore, <sup>2</sup>Soitec, <sup>3</sup>National Yang-Ming Chiao Tung University For the first time, we demonstrated the Fluorine (F) plasma-treated indium-tin-oxide field-effect transistors (ITO:F FETs) with comprehensive understanding of their electrical characteristics, low-frequency noise (LFN), and reliability across a broad range of temperatures, spanning from 77 K to 375 K. Remarkably, the ITO:F FET demonstrates excellent reliability. After 1 ks positive bias stressing under an electric field ( $E_{ov}$ :  $V_{ov}/T_{ox}$ ) of 2.5 MV/cm, the ITO:F FET performs threshold voltage shifts ( $\Delta V_{TH}$ ) of 18 mV (300 K) and less than 3.77 mV (77 K) has been achieved. Furthermore, the ITO:F FET maintains its performance in other key figure-of-merits (FoMs) compared to its fluorine-free counterpart, including a field-effect mobility ( $\mu_{eff}$ ) of ~89 cm<sup>2</sup>/V·s ( $N_{carrier}$  of 5×10<sup>12</sup> cm<sup>-2</sup>), a subthreshold swing (SS) of 46 mV/decade at 77 K, and a drive current ( $I_{ON}$ ) exceeding 1500 μA/μm (77 K).

# 5:05 PM

**T16.5** A Novel Method for Extracting Asymmetric Source and Drain Resistance in IGZO Vertical Channel Transistors, Sungwon Yoo<sup>1</sup>, Yongjin Lee<sup>1</sup>, WooJe Jung<sup>1</sup>, Hwan Kim<sup>1</sup>, Seongjae Byeon<sup>1</sup>, Miryeon Kim<sup>1</sup>, Juho Lee<sup>2</sup>, Tackhwi Lee<sup>1</sup>, Minji Hong<sup>1</sup>, Young Geun Song<sup>1</sup>, Seungwon Lee<sup>1</sup>, Masayuki Terai<sup>1</sup>, Kyongjun Yoo<sup>1</sup>, Changhyuk Sung<sup>1</sup>, Wonsok Lee<sup>1</sup>, Min Hee Cho<sup>1</sup>, Dae Sin Kim<sup>2</sup>, Daewon Ha<sup>1</sup>, Sujin Ahn<sup>1</sup>, Jaihyuk Song<sup>1</sup> Semiconductor R&D Center, Samsung Electronics, <sup>2</sup>Computational Science & Engineering group, Samsung Electronics

Unlike conventional resistance extraction method, a novel method enabling to simply extract the source/drain resistance including contact resistance is, for the first time, hereby proposed in the IGZO vertical channel transistor (VCT). IGZO VCT has uneven source and drain structure inducing considerable asymmetricity in source and drain resistances, thus the extraction of them is very important. This method is based on the fact that the amount of current varies significantly depending on the direction of electron injection in the structure forming the schottky contacts. Experimental results show that this method is adequate to evaluate improvements in the contact resistance and thus applicable for source and drain resistance analysis in oxide semiconductor structures.

Co-Chairs: Alessandro Calderoni, Micron Technology

Tomohiko Kudo, Micron

3:25 PM

**T17.1 DRAM-peri FinFET – A Thermally-stable High-Performance Advanced CMOS RMG Platform with Mo-based pWFM for sub-10nm DRAM,** Jishnu Ganguly<sup>1</sup>, Hiroaki Arimura<sup>1</sup>, Romain Ritzenthaler<sup>1</sup>, Harsh Bana<sup>2</sup>, Jan Willem Maes<sup>2</sup>, Ju-Geng Lai<sup>1</sup>, Stephan Brus<sup>1</sup>, Waleed Maqsood<sup>1</sup>, Ritam Sarkar<sup>1</sup>, Balaji Kannan<sup>3</sup>, Elena Capogreco<sup>1</sup>, Vladimir Machkaoutsan<sup>4</sup>, Seunghwan Yoon<sup>5</sup>, Alessio Spessot<sup>1</sup>, Michael Givens<sup>2</sup>, Naoto Horiguchi<sup>1</sup> imec, <sup>2</sup>ASM Leuven, <sup>3</sup>ASM Phoenix, <sup>4</sup>Micron Technology, <sup>5</sup>SK Hynix

We report on an improved thermally-stable, high-performance CMOS RMG FinFET platform for DRAM-periphery beyond the 10nm node. This is a first demonstration of novel Mo and MoN work-function metal (WFM) integration into a high-performance dual-WFM + dual-dipole logic RMG flow, capable of enduring high thermal-budget linked to memory-array fabrication. We demonstrate superior N/P Vt balance compared to a TiN/TiAl dual-WFM + dual-dipole CMOS reference, as well as 0.12V PMOS Vt with Mo pWFM coupled with p-dipole down to scaled gate-lengths with excellent short-channel control.

#### 3:50 PM

T17.2 4F<sup>2</sup> Stackable Polysilicon Channel Access Device for Ultra-Dense NVDRAM, Albert Liao<sup>1</sup>, Matthew Jerry<sup>1</sup>, Kamal Karda<sup>1</sup>, Matt Hollander<sup>1</sup>, Pankaj Sharma<sup>1</sup>, Ruijing Ge<sup>1</sup>, Ting Zhao<sup>1</sup>, Gabriel Khalil EL hajjam<sup>1</sup>, Marcello Mariani<sup>1</sup>, Marcello Calabrese<sup>1</sup>, Davide Raimondi<sup>1</sup>, Antonino Rigano<sup>1</sup>, Tommaso Rossi<sup>1</sup>, Karine Florent<sup>1</sup>, Nick Tapias<sup>1</sup>, Clement Jacob<sup>1</sup>, Alessandro Calderoni<sup>1</sup>, Sameer Chhajed<sup>1</sup>, John Zahurak<sup>1</sup>, Nirmal Ramaswamy<sup>1</sup> Micron

We report on the methodology and optimization used to enable a stackable 4F² polysilicon thin film transistor (TFT) for ultra-dense 32 Gb NVDRAM. Several key innovations are implemented to meet the strict thermal budget constraints required for a dual-layer technology. Confined heating from pulsed laser annealing is used to crystallize polysilicon and activate source/drain dopants. Material optimization is used to engineer both a gate oxide deposited at low temperatures capable of 10 years equivalent reliability and a Ru wordline (WL) robust to agglomeration and voiding failures. Device performance, robust to top layer processing, is matched across both layers by adjusting process conditions as informed by a TCAD model that accounts for heat transfer and crystallization dynamics.

# 4:15 PM

T17.3 A Three Dimensional DRAM (3D DRAM) Technology for the Next Decades (Late News), Joodong Park<sup>1</sup>, kangsik Choi<sup>1</sup>, Seunghwan Kim<sup>1</sup>, Jungwon Seo<sup>1</sup>, Hongseong Kang<sup>1</sup>, Seungwan Chu<sup>1</sup>, Seokwon Bae<sup>1</sup>, Jeonghoon Kwon<sup>1</sup>, Gilseop Kim<sup>1</sup>, Yongtaek Park<sup>1</sup>, Junha Kwak<sup>1</sup>, Dongil Song<sup>1</sup>, Sungmean Park<sup>1</sup>, Yongtaik Kim<sup>1</sup>, Kyoungchul Jang<sup>1</sup>, Jinsun Cho<sup>1</sup>, Heesun Lee<sup>1</sup>, Byungho Lee<sup>1</sup>, Jinwon Park<sup>1</sup>, Jihye Lee<sup>1</sup>, Hyuk Kwon<sup>1</sup>, Dosun You<sup>1</sup>, Chansun Hyun<sup>1</sup>, Jaejung Lee<sup>1</sup>, Seungcheol Lee<sup>1</sup>, Ildo Kim<sup>1</sup>, Juhyun Myung<sup>1</sup>, Hyungsik Won<sup>1</sup>, Junho Cheon<sup>1</sup>, Kyunghoon Kim<sup>1</sup>, Jiho Kang<sup>1</sup>, Seungbum Kim<sup>1</sup>, Kihong Lee<sup>1</sup>, Suock Chung<sup>1</sup>, Seonsoon Kim<sup>1</sup>, Byoungki Lee<sup>1</sup>, Choonhwan Kim<sup>1</sup>, Seonyong Cha<sup>1</sup> SKhynix

Three dimensional structured DRAM technology has drawn huge attention recently for its potential to fulfill high speed operation and low power consumption. In this paper, 3D DRAM with vertical bit line (BL) architecture is introduced as a promising solution to overcome scaling limitation for future DRAM technology. Full chip integration with 5-layered cell stacked on peri-core wafer is successfully demonstrated for the first time, offering superior on-current performance and gate controllability. A novel process integration scheme using Si/SiGe sacrificial multilayers and hybrid wafer bonding technique is presented with excellent full chip operation of 3D DRAM.

**T17.4 Cell to Core-Periphery Overlap (C2O) based on BCAT for next generation DRAM,** Kiseok Lee<sup>1</sup>, Hongjun Lee<sup>1</sup>, Hyungeun Choi<sup>1</sup>, Jeongsu Kim<sup>1</sup>, Kyunghwan Kim<sup>1</sup>, Moonyoung Jeong<sup>1</sup>, Soohyun Bae<sup>1</sup>, Hyebin Kim<sup>1</sup>, Jiyun Lee<sup>1</sup>, Minsoo Kim<sup>1</sup>, Keunnam Kim<sup>1</sup>, Huijung Kim<sup>1</sup>, Sungmin Park<sup>1</sup>, Taejin Park<sup>1</sup>, Jin-woo Han<sup>1</sup>, Jeonghoon Oh<sup>1</sup>, Yong Kwan Kim<sup>1</sup>, Sungsoo Yim<sup>1</sup>, Bongsoo Kim<sup>1</sup>, Jemin Park<sup>1</sup>, Jaihyuk Song<sup>2</sup> DRAM Technology Development, Samsung Electronics Co. Ltd., <sup>2</sup>Device Solutions CTO, Samsung Electronics Co. Ltd.

The ongoing trend of DRAM design rule scaling has faced with serious challenges. This paper focuses on sustaining the scaling momentum by introducing Cell to Core-Periphery Overlap (C2O) based on Buried Channel Array Transistors (BCAT). This approach enables bit growth and bit cost reduction with less scaling and introducing wafer bonding technique. Moreover, by expanding the core area and reducing mismatch, we significantly enhance sensing characteristics, thereby relaxing the storage capacitance burden. Additionally, stress-induced experiments by the wafer bonding process demonstrate that these improvements do not adversely affect the performance of DRAM core-periphery transistors.

#### 5:05 PM

**T17.5** Single metal BCAT breakthrough to open a new era of 12 nm DRAM and beyond, Kyosuk Chae<sup>1</sup>, Taiuk Rim<sup>2</sup>, Youngwoo Son<sup>3</sup>, Heejae Choi<sup>3,3</sup>, Jinseong Lee<sup>3,4</sup>, Shinwoo Jeong<sup>3</sup>, Jieun Lee<sup>3</sup>, DONGIN Lee<sup>3</sup>, Byunghyun Lee<sup>3,3</sup>, Dongsoo Woo<sup>3</sup>, Seguen Park<sup>3</sup>, Sangjun Hwang<sup>3</sup> <sup>1</sup>Samsung Electronics, <sup>2</sup>Samsung Electronics, <sup>3</sup>Samsung Electronics

As the transistor area reaches the atomic scale, many technical challenges have occurred, jeopardizing the lifespan of DRAM scaling, of which word line (WL) resistive defects and Row hammer (R/H) failures are two of the most important quality problems. This paper introduces an innovative process technology to realize a high-purity and low-resistance cell WL that can solve two critical hurdles simultaneously, enabling the DRAM node of 12 nm and beyond. This technology verified a decrease in WL resistance by ~50% and a two orders of magnitude improvement in R/H fail bits. In addition, by reducing interface trap density (Nit), significant enhancements in the on/off characteristic window and air transportation defects were obtained.

Session C28: Processors II 3:25 PM, Honolulu 1

Co-Chairs: Lindsey Kostas, Qualcomm

Yukihiro Sasagawa, Socionext Inc.

3:25 PM

**C28.1** Medusa: A 0.83/4.6 μ/Frame 86/91.6%-CIFAR-10 tinyML Processor with Pipelined Pixel Streaming of Bottleneck Layers in 28nm CMOS, Rohan Prashant Doshi¹, Massimo Giordano¹, Justin Olah¹, Zhidong Cao¹, MoonHyung Jang¹, Luke R Upton¹, Athanasios Ramkaj¹, Boris Murmann¹ ¹Stanford University

Medusa is a 28 nm programmable 8-bit processor that achieves state-of-the-art inference energy across a range of always-on tiny Machine Learning (tinyML) tasks. It features custom 6T-latch-based Inner Loop Memories (ILMs) optimized for tinyML that achieve a read energy of 15 fJ/Byte, and its Pipelined Pixel Streaming (PPS) architecture leverages ILMs to reduce system-level memory access energy by up to 9.5x. Medusa performs inference image-to-label, with native support for critical tinyML operations, including memory-intensive depthwise separable convolution-based bottleneck layers. It achieves  $0.83/4.6 \,\mu$ J/Frame at a latency of  $0.6/2.6 \,\mu$ ms and an accuracy of 86.2/91.6% on CIFAR-10, advancing the state-of-the art in inference energy by 3.4x/4.9x. In addition, it achieves  $0.23 \,\mu$ J/Frame at  $0.27 \,\mu$ ms and  $0.27 \,\mu$ ms and 0

3:50 PM

**C28.2** A Heterogeneous TinyML SoC with Energy-Event-Performance-Aware Management and Compute-in-Memory Two-Stage Event-Driven Wakeup, Yanchi Dong<sup>1</sup>, Xueping Liu<sup>1</sup>, Kangbo Bai<sup>1</sup>, Guoxiang Li<sup>1</sup>, Meng Wu<sup>1</sup>, Yiqi Jing<sup>1</sup>, Yihan Zhang<sup>1</sup>, Pixian Zhan<sup>2</sup>, Yadong Zhang<sup>2</sup>, Yufei Ma<sup>1</sup>, Ru Huang<sup>1</sup>, Le Ye<sup>1,3</sup>, Tianyu Jia<sup>1</sup> Peking University, <sup>2</sup>Nano Core Chip Electronic Technology, <sup>3</sup>Advanced Institute of Information Technology of Peking University

This paper presents a heterogeneous TinyML SoC with  $E^2P$ -aware system-level energy management achieving a minimum  $3.5\mu W$  and  $30000\times$  peak-to-idle power ratio. The energy-event-performance ( $E^2P$ )-aware management utilizes various fully synthesizable monitors to be aware of the runtime status of heterogeneous blocks and hierarchical voltage regulation for MEP search at system level, which gains >28% energy saving compared to single block MEP. A 2-stage CIM-based event-driven wakeup scheme is also developed to reduce the always-on energy by over 87%. The presented TinyML SoC is suitable for edge AI applications with state-of-the-art low-power features.

4:15 PM

**C28.3** A 101mW, 280fps Scene Graph Generation Processor for Visual Context Understanding on Mobile Devices, Chun-Wei Chang<sup>1</sup>, I-Ting Lin<sup>1</sup>, Chia-Hsiang Yang<sup>1</sup> <sup>1</sup>Graduate Institute of Electronics Engineering, National Taiwan University, Taipei, Taiwan

This work presents the *first* dedicated scene graph generation (SGG) processor for visual context understanding. Algorithm-architecture co-optimizations are applied to reduce the computational complexity. The memory usage is minimized through hybrid sparsity encoding and the energy efficiency is enhanced by utilizing reconfigurable multiply-accumulate (MAC) array architecture. The characteristic of the sigmoid function is leveraged to reduce the computations for edge features. Fabricated in 40-nm CMOS, the chip achieves a throughput of 280fps with an energy consumption of 0.36mJ/frame. It delivers a 154x higher throughput with 1,800x less power, yielding 2.7x10<sup>5</sup>x higher energy efficiency than GPU.

4:40 PM

C28.4 An 11.4mm<sup>2</sup> 40.2Gbps 17.4pJ/b/iteration Soft-Decision Open Forward Error Correction Decoder for Optical Communication, Cheng-Hsun Lu<sup>1</sup>, Wei Tang<sup>1</sup>, Jiyoon Han<sup>1</sup>, Zhengya Zhang<sup>1</sup> <sup>1</sup>University of Michigan

An iterative soft-decision open Forward Error Correction (oFEC) decoder is presented. The design utilizes a tile-based architecture, a difference-based soft-decision decoding for oFEC's component Bose-Chaudhuri-Hocquenghem (BCH) code, a low-latency general interleaver, and a matrix memory tailored to the oFEC structure. A dual-core prototype, implemented in Intel 16, occupies 11.4mm² and achieves 40.2Gbps at 17.4pJ/b/iteration.

Session C29: PLLs 3:25 PM, Honolulu 2

Co-Chairs: Alvin Loke, NXP Semiconductors

Atsushi Motozawa, Renesas Electronics

3:25 PM

**C29.1** A 9-GHz Subsampling-Chopper PLL with Charge-Share Cancelling and Achieving 57.8-fs-rms Jitter with 15dB In-band Noise Improvement, Xiangjian Kong<sup>1</sup>, Kai Xu<sup>2</sup>, Robert Bogdan Staszewski<sup>3</sup>, Mingchao Jian<sup>1</sup>, Chunbing Guo<sup>1</sup> Guangdong University of Technology, <sup>2</sup>King's College London, <sup>3</sup>University College Dublin, Ireland

A 9-GHz sub-sampling (SS) PLL employs a new chopping charge-pump (CP) with controlled pre-charging or pre-discharging to cancel the charge sharing during the chopper's phase swapping, thus eliminating its 1/f noise. Fabricated in 65-nm CMOS, the prototype achieves 57.8-fs rms jitter with -111.9-dBc/Hz in-band noise at 1kHz offset.

#### 3:50 PM

C29.2 A 6.5-to-6.9-GHz SSPLL with Configurable Differential Dual-Edge SSPD Achieving 44-fs RMS Jitter, -260.7-dB FOM<sub>Jitter</sub>, and -76.5-dBc Reference Spur, Tianle Chen<sup>1,2</sup>, Hongyu Ren<sup>1,2</sup>, Zunsong Yang<sup>1</sup>, Yunbo Huang<sup>3</sup>, Xianghe Meng<sup>1</sup>, Weiwei Yan<sup>1</sup>, Weidong Zhang<sup>1</sup>, Xuqiang Zheng<sup>1</sup>, Xuan Guo<sup>1</sup>, Tetsuya lizuka<sup>4</sup>, Pui-In Mak<sup>3</sup>, Yong Chen<sup>3</sup>, Bo Li<sup>11</sup>Institute of Microelectronics of the Chinese Academy of Sciences, Beijing, China, <sup>2</sup>University of Chinese Academy of Sciences, Beijing, China, <sup>3</sup>University of Macau, Macau, China, <sup>4</sup>The University of Tokyo, Tokyo, Japan

A dual-edge subsampling phase-locked loop (SSPLL) is proposed to reduce the in-band phase noise (PN) of the crystal oscillator (XO) and reference buffer (RBUF) by 3dB without degrading frequency resolution. It is able to achieve even and odd locking modes by configuring the dual-edge subsampling phase detector (SSPD) to ensure that the PLL can lock in steps of  $F_{REF}$ . With a 100-MHz input reference and 6.5-to-6.9-GHz output, the prototype in 65-nm CMOS achieves an RMS jitter of 44fs, a jitter-power figure-of-merit (FOM<sub>Jitter</sub>) of -260.7-dB, and a spur level of -76.5dBc. The total power consumption is 4.4mW at 6.8GHz.

### 4:15 PM

**C29.3** A **79.3fs**<sub>rms</sub> **Jitter Fractional-N Digital PLL Based on a DTC Chopping Technique,** Riccardo Moleri<sup>1</sup>, Simone Mattia Dartizio<sup>1</sup>, Michele Rossoni<sup>1</sup>, Giacomo Castoro<sup>1</sup>, Francesco Tesolin<sup>1</sup>, Dmytro Cherniak<sup>2</sup>, Carlo Samori<sup>1</sup>, Andrea Leonardo Lacaita<sup>1</sup>, Salvatore Levantino<sup>1</sup> Politecnico di Milano, <sup>2</sup>Infineon Technologies This work presents a fractional-N digital PLL leveraging a digital-to-time converter (DTC) chopping technique to improve spectral purity and jitter. By randomly moving the DTC between the reference and divider paths of the PLL, the fractional spurs induced by DTC non-linearity and the DTC flicker noise suppressed. The synthesizer, fabricated in 28nm CMOS, achieves 79.3fs<sub>rms</sub> jitter and -63.6dBc fractional spur at 9.275GHz near-integer channels

# 4:40 PM

**C29.4** A 5GHz Fractional-N PLL with 97fs<sub>rms</sub> Jitter and -255.3dB FoM, Zhiqiang Huang<sup>1</sup>, Fengjun Chen<sup>1</sup>, Shuangfeng Kong<sup>1</sup> <sup>1</sup>The Hong Kong University of Science and Technology

By employing a binary-search-based DTC nonlinearity calibration technique with an auxiliary-DTC-based TDC, a 5GHz fractional-N PLL with a 100MHz reference is proposed to achieve a calibration time of 8.7us for DTC nonlinearity correction. With the DTC nonlinearity calibration, a gated LMS-based DTC gain calibration with DSM-1, and a tree-like DTC to reduce DTC's delay and jitter, the proposed PLL measures -62dBc in-band fractional spurs and an integrated jitter of 97fs with 3.15mW power consumption, resulting in a FoM of -255.3dB.