A 90 nm Low Power 32K-byte Embedded SRAM with Gate Leakage Suppression Circuit for Mobile Applications

Koji Nii, Yoshihiro Tenoh†, Tomoaki Yoshizawa, Susumu Imaoka†,
Yasumasa Tsukamoto, Hiroshi Makino, Shuhei Iwade
Yoshinobu Yamagami††, Toshikazu Suzuki‡†, Akinori Shibayama††

System LSI Development Center, Mitsubishi Electric Corporation 4-1, Mizuhara, Itami, Hyogo, 664-8641, Japan
†Electronic Devices Design Center, Mitsubishi Electric Engineering Corporation 4-61-5, Higashino, Itami, Hyogo, 664-0004, Japan
‡†Advanced LSI Technology Development Center, Matsushita Electric Industrial Corporation
1, Kotari-yakemachi, Nagaokakyo, Kyoto, 617-8520, Japan
E-mail: nii@lsi.melco.co.jp

Abstract

We propose reducing gate leak current in SRAM using Local DC Level Control. Moreover, we propose the Automatic Gate Leakage Suppression Driver to reduce the gate leak current in the peripheral circuit. We designed and fabricated a 32KB SRAM using 90 nm CMOS technology. The 6T-SRAM-cell size is 1.25 μm². Evaluation showed the standby current of 32KB SRAM is 1.2 μA at 1.2 V and room temperature, which achieves 92.5 % reduction compared to conventional SRAM.