A New Double-Layered Structure for Mass-Production-Worthy CMOSFETs with Poly-SiGe Gate

Hwa Sung Rhee, Jung Il Lee, Sang Su Kim, Geum Jong Bae, Nae In Lee, Do Hyung Kim*, Jung In Hong*, Ho Kyu Kang and Kwang Pyuk Suh
San #24, Nongseo-Ri, Kiheung-Eup, Yongin-Si, Kyunggi-Do, 449-900, Korea
Phone: 82-31-209-6444, Fax: 82-31-209-2729, e-mail: hsrhee0@samsung.co.kr

A new double-layered structure of poly-Si/SiGe gate has been proposed to improve the current performance of CMOSFETs and the reproducibility of devices. The double-layered poly-Si/SiGe stack has small-sized (columnar) grains in the lower poly-SiGe layer and large-sized grains in the upper poly-Si layer. The new structure can suppress Ge diffusion into the upper poly-Si layer during CMOS process, resulting in enhanced current performance and better sheet resistance distribution to meet gate height scaling requirements sub-0.1µm CMOSFETs. Mass productive 8M SRAM with both the smallest cell size and the enhanced operation speed by 20% was successfully fabricated using the proposed poly-SiGe gate structure.