An Embedded DRAM Technology on SOI/Bulk Hybrid Substrate
Formed with SEG Process for High-End SOC Application

T. Hojo, K. Kokubun, K. Yasumoto, Y. Matsubara, T. Yoshida, S. Yamada,
Y. Tsunashima*, Y. Saito*, S. Nadahara, Y. Katsumata, M. Yoshimi, and H. Ishiuchi

System LSI Division, *Process & Manufacturing Engineering Center,
Semiconductor Company, Toshiba Corporation
8, Shinsugita-cho, Isogo-ku, Yokohama, Kanagawa 235-8522, Japan
‘MOS Logic Device Engineering Dept., Toshiba Microelectronics Corporation
1, Komukai Toshiba-cho, Saiwai-ku, Kawasaki, Kanagawa 210-8583, Japan
Phone: +81-45-770-3644, Fax: +81-45-770-3571, e-mail: takachi.yamada@toshiba.co.jp

Abstract
A new methodology to prepare highly accomplished SOI/Bulk hybrid substrate wafers with simple in-line processes was proposed. By using the hybrid substrate wafers, DRAM embedded in SOI devices attained equal data retention characteristics to those for bulk for the first time, while maintaining the superior SOI performance. The highly manufacturable SOI embedded DRAM technology is attractive for high-end SOC application.