A 6bit 400Msps 70mW ADC Using Interpolated Parallel Scheme

Koichi Ono, Hirotaka Shimizu, Junko Ogawa, Masashi Takeda and Motoyasu Yano

Device & Circuit Development Department
Sony Corporation Semiconductor Network Company
Atsugi-shi, Kanagawa, Japan

The design of a low power 6bit, 400Msps, 1.8V CMOS ADC is presented. This ADC is based on interpolated parallel architecture in which the transistor sizes are optimized to achieve the required linearity and simultaneously minimize the power consumption. When operated at 400Msps with 1.8/2.4V power supply the ADC dissipates 70mW. The ADC is fabricated in a 0.18um CMOS process.